From: Eric Yang <eric.ya...@amd.com>

Move number of memory channel calculation out of dcn_bw_update_from_pplib

Fill in fabric_and_dram_bandwidth for single channel case.

Change-Id: I7a485126250489b01b9b7885fd9aba00e5e886c4
Signed-off-by: Eric Yang <eric.ya...@amd.com>
Reviewed-by: Tony Cheng <tony.ch...@amd.com>
Acked-by: Harry Wentland <harry.wentl...@amd.com>
---
 drivers/gpu/drm/amd/display/dc/calcs/dcn_calcs.c      |  4 ----
 drivers/gpu/drm/amd/display/dc/dcn10/dcn10_resource.c | 13 +++++++++++++
 2 files changed, 13 insertions(+), 4 deletions(-)

diff --git a/drivers/gpu/drm/amd/display/dc/calcs/dcn_calcs.c 
b/drivers/gpu/drm/amd/display/dc/calcs/dcn_calcs.c
index 58a4b2e..93384a3 100644
--- a/drivers/gpu/drm/amd/display/dc/calcs/dcn_calcs.c
+++ b/drivers/gpu/drm/amd/display/dc/calcs/dcn_calcs.c
@@ -1215,10 +1215,6 @@ void dcn_bw_update_from_pplib(struct core_dc *dc)
        struct dm_pp_clock_levels_with_voltage clks2 = {0};
 
        kernel_fpu_begin();
-       dc->dcn_soc.number_of_channels = dc->ctx->asic_id.vram_width / 
ddr4_dram_width;
-       ASSERT(dc->dcn_soc.number_of_channels && dc->dcn_soc.number_of_channels 
< 3);
-       if (dc->dcn_soc.number_of_channels == 0)/*old sbios bug*/
-               dc->dcn_soc.number_of_channels = 2;
 
        if (dm_pp_get_clock_levels_by_type_with_voltage(
                                ctx, DM_PP_CLOCK_TYPE_DISPLAY_CLK, &clks2) &&
diff --git a/drivers/gpu/drm/amd/display/dc/dcn10/dcn10_resource.c 
b/drivers/gpu/drm/amd/display/dc/dcn10/dcn10_resource.c
index fcea49e..66b5d30 100644
--- a/drivers/gpu/drm/amd/display/dc/dcn10/dcn10_resource.c
+++ b/drivers/gpu/drm/amd/display/dc/dcn10/dcn10_resource.c
@@ -1358,6 +1358,19 @@ static bool construct(
        dml_init_instance(&dc->dml, DML_PROJECT_RAVEN1);
        dc->dcn_ip = dcn10_ip_defaults;
        dc->dcn_soc = dcn10_soc_defaults;
+
+       dc->dcn_soc.number_of_channels = dc->ctx->asic_id.vram_width / 
ddr4_dram_width;
+       ASSERT(dc->dcn_soc.number_of_channels < 3);
+       if (dc->dcn_soc.number_of_channels == 0)/*old sbios bug*/
+               dc->dcn_soc.number_of_channels = 2;
+
+       if (dc->dcn_soc.number_of_channels == 1) {
+               dc->dcn_soc.fabric_and_dram_bandwidth_vmax0p9 = 19.2f;
+               dc->dcn_soc.fabric_and_dram_bandwidth_vnom0p8 = 17.066f;
+               dc->dcn_soc.fabric_and_dram_bandwidth_vmid0p72 = 14.933f;
+               dc->dcn_soc.fabric_and_dram_bandwidth_vmin0p65 = 12.8f;
+       }
+
        if (!dc->public.debug.disable_pplib_clock_request)
                dcn_bw_update_from_pplib(dc);
        dcn_bw_sync_calcs_and_dml(dc);
-- 
2.7.4

_______________________________________________
amd-gfx mailing list
amd-gfx@lists.freedesktop.org
https://lists.freedesktop.org/mailman/listinfo/amd-gfx

Reply via email to