DP 1.4a specification defines Link Training Tunable PHY Repeater (LTTPR)
which is required to add support for systems with Thunderbolt or other
repeater devices.

Changes since V3:
- Replace spaces by tabs
Changes since V2:
- Drop the kernel-doc comment
- Reorder LTTPR according to register offset
Changes since V1:
- Adjusts registers names to be aligned with spec and the rest of the
  file
- Update spec comment from 1.4 to 1.4a

Cc: Abdoulaye Berthe <[email protected]>
Cc: Harry Wentland <[email protected]>
Cc: Leo Li <[email protected]>
Cc: Jani Nikula <[email protected]>
Cc: Manasi Navare <[email protected]>
Cc: Ville Syrjälä <[email protected]>
Signed-off-by: Rodrigo Siqueira <[email protected]>
Signed-off-by: Abdoulaye Berthe <[email protected]>
Reviewed-by: Harry Wentland <[email protected]>
---
 include/drm/drm_dp_helper.h | 25 +++++++++++++++++++++++++
 1 file changed, 25 insertions(+)

diff --git a/include/drm/drm_dp_helper.h b/include/drm/drm_dp_helper.h
index 8364502f92cf..5abed96a1cb1 100644
--- a/include/drm/drm_dp_helper.h
+++ b/include/drm/drm_dp_helper.h
@@ -966,6 +966,31 @@
 #define DP_HDCP_2_2_REG_STREAM_TYPE_OFFSET     0x69494
 #define DP_HDCP_2_2_REG_DBG_OFFSET             0x69518
 
+/* Link Training (LT)-tunable Physical Repeaters - DP 1.4a */
+#define DP_LT_TUNABLE_PHY_REPEATER_FIELD_DATA_STRUCTURE_REV    0xf0000
+#define DP_MAX_LINK_RATE_PHY_REPEATER                          0xf0001
+#define DP_PHY_REPEATER_CNT                                    0xf0002
+#define DP_PHY_REPEATER_MODE                                   0xf0003
+#define DP_MAX_LANE_COUNT_PHY_REPEATER                         0xf0004
+#define DP_PHY_REPEATER_EXTENDED_WAIT_TIMEOUT                  0xf0005
+#define DP_TRAINING_PATTERN_SET_PHY_REPEATER1                  0xf0010
+#define DP_TRAINING_LANE0_SET_PHY_REPEATER1                    0xf0011
+#define DP_TRAINING_LANE1_SET_PHY_REPEATER1                    0xf0012
+#define DP_TRAINING_LANE2_SET_PHY_REPEATER1                    0xf0013
+#define DP_TRAINING_LANE3_SET_PHY_REPEATER1                    0xf0014
+#define DP_TRAINING_AUX_RD_INTERVAL_PHY_REPEATER1              0xf0020
+#define DP_TRANSMITTER_CAPABILITY_PHY_REPEATER1                        0xf0021
+#define DP_LANE0_1_STATUS_PHY_REPEATER1                                0xf0030
+#define DP_LANE2_3_STATUS_PHY_REPEATER1                                0xf0031
+#define DP_LANE_ALIGN_STATUS_UPDATED_PHY_REPEATER1             0xf0032
+#define DP_ADJUST_REQUEST_LANE0_1_PHY_REPEATER1                        0xf0033
+#define DP_ADJUST_REQUEST_LANE2_3_PHY_REPEATER1                        0xf0034
+#define DP_SYMBOL_ERROR_COUNT_LANE0_PHY_REPEATER1              0xf0035
+#define DP_SYMBOL_ERROR_COUNT_LANE1_PHY_REPEATER1              0xf0037
+#define DP_SYMBOL_ERROR_COUNT_LANE2_PHY_REPEATER1              0xf0039
+#define DP_SYMBOL_ERROR_COUNT_LANE3_PHY_REPEATER1              0xf003b
+#define DP_FEC_STATUS_PHY_REPEATER1                            0xf0290
+
 /* DP HDCP message start offsets in DPCD address space */
 #define DP_HDCP_2_2_AKE_INIT_OFFSET            DP_HDCP_2_2_REG_RTX_OFFSET
 #define DP_HDCP_2_2_AKE_SEND_CERT_OFFSET       DP_HDCP_2_2_REG_CERT_RX_OFFSET
-- 
2.23.0

Attachment: signature.asc
Description: PGP signature

_______________________________________________
amd-gfx mailing list
[email protected]
https://lists.freedesktop.org/mailman/listinfo/amd-gfx

Reply via email to