the following patch was just integrated into master:
commit c593fc823a5a2bc3de327fea5f1d44cfec8aec15
Author: Florian Zumbiehl <[email protected]>
Date:   Tue Nov 1 20:17:12 2011 +0100

    Cycle time at CAS Latency (CLX - 2) is at 25 in DDR2 SPD, not at 26
    
    Change-Id: Ic77854130ad43715daa7c0eb462291db48df9f84
    Signed-off-by: Florian Zumbiehl <[email protected]>

Reviewed-By: Patrick Georgi <[email protected]> at Mon Nov  7 11:40:55 
2011, giving +2
See http://review.coreboot.org/370 for details.

-gerrit

-- 
coreboot mailing list: [email protected]
http://www.coreboot.org/mailman/listinfo/coreboot

Reply via email to