The branch main has been updated by shurd:

URL: 
https://cgit.FreeBSD.org/src/commit/?id=0832a409c21b45b2a31b90c50a005d9a4b1a5efd

commit 0832a409c21b45b2a31b90c50a005d9a4b1a5efd
Author:     Stephen Hurd <sh...@freebsd.org>
AuthorDate: 2025-03-15 19:43:55 +0000
Commit:     Stephen Hurd <sh...@freebsd.org>
CommitDate: 2025-03-18 17:00:19 +0000

    Add driver for the RK3328 GPIO_MUTE pin
    
    This is used in in the ROC-RK3328-CC to control a regulator.
    
    Reviewed by:    manu
    Differential Revision: https://reviews.freebsd.org/D49399
---
 share/man/man4/man4.aarch64/Makefile      |   1 +
 share/man/man4/man4.aarch64/rk_grf_gpio.4 |  44 ++++++
 sys/arm/rockchip/files.rk32xx             |   1 +
 sys/arm64/rockchip/rk_grf_gpio.c          | 236 ++++++++++++++++++++++++++++++
 sys/conf/files.arm64                      |   1 +
 5 files changed, 283 insertions(+)

diff --git a/share/man/man4/man4.aarch64/Makefile 
b/share/man/man4/man4.aarch64/Makefile
index aca11eeb583f..0e85aab8b770 100644
--- a/share/man/man4/man4.aarch64/Makefile
+++ b/share/man/man4/man4.aarch64/Makefile
@@ -6,6 +6,7 @@ MAN=    \
        felix.4 \
        rk_gpio.4 \
        rk_grf.4 \
+       rk_grf_gpio.4 \
        rk_i2c.4 \
        rk_pinctrl.4 \
 
diff --git a/share/man/man4/man4.aarch64/rk_grf_gpio.4 
b/share/man/man4/man4.aarch64/rk_grf_gpio.4
new file mode 100644
index 000000000000..1587e708c93b
--- /dev/null
+++ b/share/man/man4/man4.aarch64/rk_grf_gpio.4
@@ -0,0 +1,44 @@
+.\"
+.\" SPDX-License-Identifier: BSD-2-Clause
+.\"
+.\" Copyright (c) 2025 Stephen Hurd <sh...@freebsd.org>
+.\"
+.Dd Mar 16, 2025
+.Dt RK_GRF_GPIO 4
+.Os
+.Sh NAME
+.Nm rk_grf_gpio
+.Nd 
+.Xr gpio 3
+driver for RockChip GPIO_MUTE pin
+.Sh SYNOPSIS
+.Cd "options SOC_ROCKCHIP_rk3328"
+.Sh DESCRIPTION
+The
+.Nm
+driver provides a single-pin, output-only
+.Xr gpio 3
+unit whose single pin is named GPIO_MUTE.  This controls the output
+of the GPIO_MUTE pin on the SoC.
+.Pp
+This gpio is usually used to control another device on the board,
+so is not usually available for user software.
+.Sh HARDWARE
+The
+.Nm
+driver supports the following GRF GPIO controller:
+.Pp
+.Bl -bullet -compact
+.It
+rockchip,rk3328-grf-gpio
+.El
+.Sh HISTORY
+The
+.Nm
+driver first appeared in
+.Fx 15.0 .
+.Sh AUTHORS
+The
+.Nm
+driver and manual were written by
+.An Stephen Hurd Aq Mt sh...@freebsd.org .
diff --git a/sys/arm/rockchip/files.rk32xx b/sys/arm/rockchip/files.rk32xx
index 7331b12a06ed..2faee11b0b6a 100644
--- a/sys/arm/rockchip/files.rk32xx
+++ b/sys/arm/rockchip/files.rk32xx
@@ -6,6 +6,7 @@ dev/iicbus/controller/rockchip/rk_i2c.c standard
 arm64/rockchip/rk_iodomain.c           standard
 arm64/rockchip/rk_gpio.c               standard
 arm64/rockchip/rk_grf.c                        standard
+arm64/rockchip/rk_grf_gpio.c           standard
 arm64/rockchip/rk_pinctrl.c            standard
 arm64/rockchip/rk_pmu.c                        standard
 dev/pwm/controller/rockchip/rk_pwm.c   standard
diff --git a/sys/arm64/rockchip/rk_grf_gpio.c b/sys/arm64/rockchip/rk_grf_gpio.c
new file mode 100644
index 000000000000..6818bd85bb95
--- /dev/null
+++ b/sys/arm64/rockchip/rk_grf_gpio.c
@@ -0,0 +1,236 @@
+/*
+ * Copyright (c) 2025 Stephen Hurd <sh...@freebsd.org>
+ *
+ * SPDX-License-Identifier: BSD-2-Clause
+ */
+
+#include <sys/param.h>
+#include <sys/bus.h>
+#include <sys/gpio.h>
+#include <sys/kernel.h>
+#include <sys/module.h>
+
+#include <dev/ofw/openfirm.h>
+#include <dev/ofw/ofw_bus.h>
+#include <dev/ofw/ofw_bus_subr.h>
+
+#include <dev/gpio/gpiobusvar.h>
+#include <dev/syscon/syscon.h>
+
+#include "syscon_if.h"
+
+#define        GRF_SOC_CON10                   0x0428
+#define         SOC_CON10_GPIOMUT              (1 << 1)
+#define         SOC_CON10_GPIOMUT_MASK         ((1 << 1) << 16)
+#define         SOC_CON10_GPIOMUT_EN           (1 << 0)
+#define         SOC_CON10_GPIOMUT_EN_MASK      ((1 << 0) << 16)
+
+struct rk_grf_gpio_softc {
+       device_t                sc_dev;
+       device_t                sc_busdev;
+       struct syscon           *sc_grf;
+       bool                    active_high;
+};
+
+static struct ofw_compat_data compat_data[] = {
+       {"rockchip,rk3328-grf-gpio", 1},
+       {NULL,             0}
+};
+
+static device_t
+rk_grf_gpio_get_bus(device_t dev)
+{
+       struct rk_grf_gpio_softc *sc;
+
+       sc = device_get_softc(dev);
+
+       return (sc->sc_busdev);
+}
+
+static int
+rk_grf_gpio_pin_max(device_t dev, int *maxpin)
+{
+       *maxpin = 1;
+       return (0);
+}
+
+static int
+rk_grf_gpio_pin_getname(device_t dev, uint32_t pin, char *name)
+{
+       if (pin)
+               return (EINVAL);
+
+       snprintf(name, GPIOMAXNAME, "GPIO_MUTE");
+
+       return (0);
+}
+
+static int
+rk_grf_gpio_pin_getflags(device_t dev, uint32_t pin, uint32_t *flags)
+{
+       if (pin)
+               return (EINVAL);
+       *flags = GPIO_PIN_OUTPUT;
+       return (0);
+}
+
+static int
+rk_grf_gpio_pin_setflags(device_t dev, uint32_t pin, uint32_t flags)
+{
+       if (pin)
+               return (EINVAL);
+       if (flags != GPIO_PIN_OUTPUT)
+               return (EINVAL);
+
+       return (0);
+}
+
+static int
+rk_grf_gpio_pin_getcaps(device_t dev, uint32_t pin, uint32_t *caps)
+{
+       if (pin)
+               return (EINVAL);
+
+       *caps = GPIO_PIN_OUTPUT;
+       return (0);
+}
+
+static int
+rk_grf_gpio_pin_get(device_t dev, uint32_t pin, unsigned int *val)
+{
+       struct rk_grf_gpio_softc *sc;
+       uint32_t reg;
+
+       sc = device_get_softc(dev);
+
+       if (pin)
+               return (EINVAL);
+
+       reg = SYSCON_READ_4(sc->sc_grf, GRF_SOC_CON10);
+       if (reg & SOC_CON10_GPIOMUT)
+               *val = 1;
+       else
+               *val = 0;
+
+       return (0);
+}
+
+static int
+rk_grf_gpio_pin_set(device_t dev, uint32_t pin, unsigned int value)
+{
+       struct rk_grf_gpio_softc *sc;
+       uint32_t val;
+
+       sc = device_get_softc(dev);
+
+       if (pin)
+               return (EINVAL);
+
+       val = SOC_CON10_GPIOMUT_MASK;
+       if (value)
+               val |= SOC_CON10_GPIOMUT;
+       SYSCON_WRITE_4(sc->sc_grf, GRF_SOC_CON10, val);
+
+       return (0);
+}
+
+static int
+rk_grf_gpio_map_gpios(device_t bus, phandle_t dev, phandle_t gparent, int 
gcells,
+    pcell_t *gpios, uint32_t *pin, uint32_t *flags)
+{
+       if (gpios[0])
+               return (EINVAL);
+
+       /* The gpios are mapped as <pin flags> */
+       *pin = 0;
+       /* TODO: The only valid flags are active low or active high */
+       *flags = GPIO_PIN_OUTPUT;
+       return (0);
+}
+
+static int
+rk_grf_gpio_probe(device_t dev)
+{
+
+       if (!ofw_bus_status_okay(dev))
+               return (ENXIO);
+       if (ofw_bus_search_compatible(dev, compat_data)->ocd_data == 0)
+               return (ENXIO);
+
+       device_set_desc(dev, "RockChip General Register File GPIO (GPIO_MUTE)");
+       return (BUS_PROBE_DEFAULT);
+}
+
+static int
+rk_grf_gpio_attach(device_t dev)
+{
+       struct rk_grf_gpio_softc *sc;
+       phandle_t parent_node, node;
+       device_t pdev;
+
+       sc = device_get_softc(dev);
+       sc->sc_dev = dev;
+
+       node = ofw_bus_get_node(sc->sc_dev);
+       if (!OF_hasprop(node, "gpio-controller"))
+               return (ENXIO);
+       pdev = device_get_parent(dev);
+       parent_node = ofw_bus_get_node(pdev);
+       if (syscon_get_by_ofw_node(dev, parent_node, &sc->sc_grf) != 0) {
+               device_printf(dev, "cannot get parent syscon handle\n");
+               return (ENXIO);
+       }
+
+       sc->sc_busdev = gpiobus_attach_bus(dev);
+       if (sc->sc_busdev == NULL) {
+               return (ENXIO);
+       }
+
+       return (0);
+}
+
+static int
+rk_grf_gpio_detach(device_t dev)
+{
+       struct rk_grf_gpio_softc *sc;
+
+       sc = device_get_softc(dev);
+
+       if (sc->sc_busdev)
+               gpiobus_detach_bus(dev);
+
+       return(0);
+}
+
+static device_method_t rk_grf_gpio_methods[] = {
+       DEVMETHOD(device_probe, rk_grf_gpio_probe),
+       DEVMETHOD(device_attach, rk_grf_gpio_attach),
+       DEVMETHOD(device_detach, rk_grf_gpio_detach),
+
+       /* GPIO protocol */
+       DEVMETHOD(gpio_get_bus,         rk_grf_gpio_get_bus),
+       DEVMETHOD(gpio_pin_max,         rk_grf_gpio_pin_max),
+       DEVMETHOD(gpio_pin_getname,     rk_grf_gpio_pin_getname),
+       DEVMETHOD(gpio_pin_getflags,    rk_grf_gpio_pin_getflags),
+       DEVMETHOD(gpio_pin_setflags,    rk_grf_gpio_pin_setflags),
+       DEVMETHOD(gpio_pin_getcaps,     rk_grf_gpio_pin_getcaps),
+       DEVMETHOD(gpio_pin_get,         rk_grf_gpio_pin_get),
+       DEVMETHOD(gpio_pin_set,         rk_grf_gpio_pin_set),
+       DEVMETHOD(gpio_map_gpios,       rk_grf_gpio_map_gpios),
+
+       DEVMETHOD_END
+};
+
+static driver_t rk_grf_gpio_driver = {
+       "gpio",
+       rk_grf_gpio_methods,
+       sizeof(struct rk_grf_gpio_softc),
+};
+
+/*
+ * GPIO driver is always a child of rk_grf driver and should be probed
+ * and attached within rk_grf function. Due to this, bus pass order
+ * must be same as bus pass order of rk_grf driver.
+ */
+EARLY_DRIVER_MODULE(rk_grf_gpio, simplebus, rk_grf_gpio_driver, 0, 0,
+    BUS_PASS_INTERRUPT + BUS_PASS_ORDER_MIDDLE);
diff --git a/sys/conf/files.arm64 b/sys/conf/files.arm64
index de3134ad9124..480f1ac78905 100644
--- a/sys/conf/files.arm64
+++ b/sys/conf/files.arm64
@@ -735,6 +735,7 @@ dev/iicbus/pmic/rockchip/rk805.c            optional fdt 
rk805 soc_rockchip_rk3328
 dev/iicbus/pmic/rockchip/rk808.c               optional fdt rk808 
soc_rockchip_rk3399
 dev/iicbus/pmic/rockchip/rk817.c               optional fdt rk817 
soc_rockchip_rk3568
 arm64/rockchip/rk_grf.c                                optional fdt 
soc_rockchip
+arm64/rockchip/rk_grf_gpio.c                   optional fdt soc_rockchip
 arm64/rockchip/rk_pinctrl.c                    optional fdt rk_pinctrl 
soc_rockchip
 arm64/rockchip/rk_gpio.c                       optional fdt rk_gpio 
soc_rockchip
 arm64/rockchip/rk_iodomain.c                   optional fdt rk_iodomain

Reply via email to