On Wed, May 15, 2013 at 03:25:21PM +0200, Thomas Petazzoni wrote:
[..]
> +
> +static int __init mvebu_pcie_probe(struct platform_device *pdev)
> +{
> +     struct mvebu_pcie *pcie;
> +     struct device_node *np = pdev->dev.of_node;
> +     struct of_pci_range range;
> +     struct of_pci_range_parser parser;
> +     struct device_node *child;
> +     int i, ret;
> +
> +     pcie = devm_kzalloc(&pdev->dev, sizeof(struct mvebu_pcie),
> +                         GFP_KERNEL);
> +     if (!pcie)
> +             return -ENOMEM;
> +
> +     pcie->pdev = pdev;
> +
> +     if (of_pci_range_parser_init(&parser, np))
> +             return -EINVAL;
> +
> +     /* Get the I/O and memory ranges from DT */
> +     for_each_of_pci_range(&parser, &range) {
> +             unsigned long restype = range.flags & IORESOURCE_TYPE_BITS;
> +             if (restype == IORESOURCE_IO) {
> +                     of_pci_range_to_resource(&range, np, &pcie->io);
> +                     of_pci_range_to_resource(&range, np, &pcie->realio);
> +                     pcie->io.name = "I/O";
> +                     pcie->realio.start = max_t(resource_size_t,
> +                                                PCIBIOS_MIN_IO,
> +                                                range.pci_addr);
> +                     pcie->realio.end = min_t(resource_size_t,
> +                                              IO_SPACE_LIMIT,
> +                                              range.pci_addr + range.size);
> +             }
> +             if (restype == IORESOURCE_MEM) {
> +                     of_pci_range_to_resource(&range, np, &pcie->mem);
> +                     pcie->mem.name = "MEM";
> +             }
> +     }
> +
> +     /* Get the bus range */
> +     ret = of_pci_parse_bus_range(np, &pcie->busn);
> +     if (ret) {
> +             dev_err(&pdev->dev, "failed to parse bus-range property: %d\n",
> +                     ret);
> +             return ret;
> +     }
> +
> +     for_each_child_of_node(pdev->dev.of_node, child) {
> +             if (!of_device_is_available(child))
> +                     continue;
> +             pcie->nports++;
> +     }
> +
> +     pcie->ports = devm_kzalloc(&pdev->dev, pcie->nports *
> +                                sizeof(struct mvebu_pcie_port),
> +                                GFP_KERNEL);
> +     if (!pcie->ports)
> +             return -ENOMEM;
> +
> +     i = 0;
> +     for_each_child_of_node(pdev->dev.of_node, child) {
> +             struct mvebu_pcie_port *port = &pcie->ports[i];
> +
> +             if (!of_device_is_available(child))
> +                     continue;
> +
> +             port->pcie = pcie;
> +
> +             if (of_property_read_u32(child, "marvell,pcie-port",
> +                                      &port->port)) {
> +                     dev_warn(&pdev->dev,
> +                              "ignoring PCIe DT node, missing pcie-port 
> property\n");
> +                     continue;
> +             }
> +
> +             if (of_property_read_u32(child, "marvell,pcie-lane",
> +                                      &port->lane))
> +                     port->lane = 0;
> +
> +             port->name = kasprintf(GFP_KERNEL, "pcie%d.%d",
> +                                    port->port, port->lane);
> +
> +             port->devfn = of_pci_get_devfn(child);
> +             if (port->devfn < 0)
> +                     continue;
> +
> +             port->base = mvebu_pcie_map_registers(pdev, child, port);
> +             if (!port->base) {
> +                     dev_err(&pdev->dev, "PCIe%d.%d: cannot map registers\n",
> +                             port->port, port->lane);
> +                     continue;
> +             }
> +
> +             if (mvebu_pcie_link_up(port)) {
> +                     port->haslink = 1;
> +                     dev_info(&pdev->dev, "PCIe%d.%d: link up\n",
> +                              port->port, port->lane);
> +             } else {
> +                     port->haslink = 0;
> +                     dev_info(&pdev->dev, "PCIe%d.%d: link down\n",
> +                              port->port, port->lane);
> +             }
> +
> +             port->clk = of_clk_get_by_name(child, NULL);
> +             if (!port->clk) {
> +                     dev_err(&pdev->dev, "PCIe%d.%d: cannot get clock\n",
> +                            port->port, port->lane);
> +                     iounmap(port->base);
> +                     port->haslink = 0;
> +                     continue;
> +             }
> +
> +             port->dn = child;
> +
> +             clk_prepare_enable(port->clk);
> +             spin_lock_init(&port->conf_lock);
> +
> +             mvebu_sw_pci_bridge_init(port);
> +
> +             i++;
> +     }
> +
> +     mvebu_pcie_enable(pcie);
> +
> +     return 0;
> +}
> +
> +static const struct of_device_id mvebu_pcie_of_match_table[] = {
> +     { .compatible = "marvell,armada-xp-pcie", },
> +     { .compatible = "marvell,armada-370-pcie", },
> +     {},
> +};
> +MODULE_DEVICE_TABLE(of, mvebu_pcie_of_match_table);
> +
> +static struct platform_driver mvebu_pcie_driver = {
> +     .driver = {
> +             .owner = THIS_MODULE,
> +             .name = "mvebu-pcie",
> +             .of_match_table =
> +                of_match_ptr(mvebu_pcie_of_match_table),
> +     },
> +};
> +
> +static int mvebu_pcie_init(void)

Building this showed a warning here. It seems you forgot
to mark this one as __init.

-- 
Ezequiel GarcĂ­a, Free Electrons
Embedded Linux, Kernel and Android Engineering
http://free-electrons.com
_______________________________________________
devicetree-discuss mailing list
[email protected]
https://lists.ozlabs.org/listinfo/devicetree-discuss

Reply via email to