Add mt8195 vdosys0 clock driver name and routing table to
the driver data of mtk-mmsys.

Signed-off-by: jason-jh.lin <jason-jh....@mediatek.com>
---
This patch is base on [1]
[1] soc: mmsys: mediatek: add mask to mmsys routes
- 
https://patchwork.kernel.org/project/linux-mediatek/patch/20210729070549.5514-1-li...@fw-web.de/

The vdosys1 impelmentation patch [2] will base on this patch
[2] soc: mediatek: add mtk-mmsys support for mt8195 vdosys1
- 
https://patchwork.kernel.org/project/linux-mediatek/patch/20210722094551.15255-8-nancy....@mediatek.com/
---
 drivers/soc/mediatek/mt8195-mmsys.h    | 106 +++++++++++++++++++++++++
 drivers/soc/mediatek/mtk-mmsys.c       |  11 +++
 include/linux/soc/mediatek/mtk-mmsys.h |   9 +++
 3 files changed, 126 insertions(+)
 create mode 100644 drivers/soc/mediatek/mt8195-mmsys.h

diff --git a/drivers/soc/mediatek/mt8195-mmsys.h 
b/drivers/soc/mediatek/mt8195-mmsys.h
new file mode 100644
index 000000000000..52053da8ee59
--- /dev/null
+++ b/drivers/soc/mediatek/mt8195-mmsys.h
@@ -0,0 +1,106 @@
+/* SPDX-License-Identifier: GPL-2.0-only */
+
+#ifndef __SOC_MEDIATEK_MT8195_MMSYS_H
+#define __SOC_MEDIATEK_MT8195_MMSYS_H
+
+#define MT8195_VDO0_OVL_MOUT_EN                                        0xf14
+#define MT8195_MOUT_DISP_OVL0_TO_DISP_RDMA0                    BIT(0)
+#define MT8195_MOUT_DISP_OVL0_TO_DISP_WDMA0                    BIT(1)
+#define MT8195_MOUT_DISP_OVL0_TO_DISP_OVL1                     BIT(2)
+#define MT8195_MOUT_DISP_OVL1_TO_DISP_RDMA1                    BIT(4)
+#define MT8195_MOUT_DISP_OVL1_TO_DISP_WDMA1                    BIT(5)
+#define MT8195_MOUT_DISP_OVL1_TO_DISP_OVL0                     BIT(6)
+
+#define MT8195_VDO0_SEL_IN                                     0xf34
+#define MT8195_SEL_IN_VPP_MERGE_FROM_DSC_WRAP0_OUT             (0 << 0)
+#define MT8195_SEL_IN_VPP_MERGE_FROM_DISP_DITHER1              (1 << 0)
+#define MT8195_SEL_IN_VPP_MERGE_FROM_VDO1_VIRTUAL0             (2 << 0)
+#define MT8195_SEL_IN_DSC_WRAP0_IN_FROM_DISP_DITHER0           (0 << 4)
+#define MT8195_SEL_IN_DSC_WRAP0_IN_FROM_VPP_MERGE              (1 << 4)
+#define MT8195_SEL_IN_DSC_WRAP1_IN_FROM_DISP_DITHER1           (0 << 5)
+#define MT8195_SEL_IN_DSC_WRAP1_IN_FROM_VPP_MERGE              (1 << 5)
+#define MT8195_SEL_IN_SINA_VIRTUAL0_FROM_VPP_MERGE             (0 << 8)
+#define MT8195_SEL_IN_SINA_VIRTUAL0_FROM_DSC_WRAP1_OUT         (1 << 8)
+#define MT8195_SEL_IN_SINB_VIRTUAL0_FROM_DSC_WRAP0_OUT         (0 << 9)
+#define MT8195_SEL_IN_DP_INTF0_FROM_DSC_WRAP1_OUT              (0 << 12)
+#define MT8195_SEL_IN_DP_INTF0_FROM_VPP_MERGE                  (1 << 12)
+#define MT8195_SEL_IN_DP_INTF0_FROM_VDO1_VIRTUAL0              (2 << 12)
+#define MT8195_SEL_IN_DSI0_FROM_DSC_WRAP0_OUT                  (0 << 16)
+#define MT8195_SEL_IN_DSI0_FROM_DISP_DITHER0                   (1 << 16)
+#define MT8195_SEL_IN_DSI1_FROM_DSC_WRAP1_OUT                  (0 << 17)
+#define MT8195_SEL_IN_DSI1_FROM_VPP_MERGE                      (1 << 17)
+#define MT8195_SEL_IN_DISP_WDMA1_FROM_DISP_OVL1                        (0 << 
20)
+#define MT8195_SEL_IN_DISP_WDMA1_FROM_VPP_MERGE                        (1 << 
20)
+#define MT8195_SEL_IN_DSC_WRAP1_OUT_FROM_DSC_WRAP1_IN          (0 << 21)
+#define MT8195_SEL_IN_DSC_WRAP1_OUT_FROM_DISP_DITHER1          (1 << 21)
+#define MT8195_SEL_IN_DISP_WDMA0_FROM_DISP_OVL0                        (0 << 
22)
+#define MT8195_SEL_IN_DISP_WDMA0_FROM_VPP_MERGE                        (1 << 
22)
+
+#define MT8195_VDO0_SEL_OUT                                    0xf38
+#define MT8195_SOUT_DISP_DITHER0_TO_DSC_WRAP0_IN               (0 << 0)
+#define MT8195_SOUT_DISP_DITHER0_TO_DSI0                       (1 << 0)
+#define MT8195_SOUT_DISP_DITHER1_TO_DSC_WRAP1_IN               (0 << 1)
+#define MT8195_SOUT_DISP_DITHER1_TO_VPP_MERGE                  (1 << 1)
+#define MT8195_SOUT_DISP_DITHER1_TO_DSC_WRAP1_OUT              (2 << 1)
+#define MT8195_SOUT_VDO1_VIRTUAL0_TO_VPP_MERGE                 (0 << 4)
+#define MT8195_SOUT_VDO1_VIRTUAL0_TO_DP_INTF0                  (1 << 4)
+#define MT8195_SOUT_VPP_MERGE_TO_DSI1                          (0 << 8)
+#define MT8195_SOUT_VPP_MERGE_TO_DP_INTF0                      (1 << 8)
+#define MT8195_SOUT_VPP_MERGE_TO_SINA_VIRTUAL0                 (2 << 8)
+#define MT8195_SOUT_VPP_MERGE_TO_DISP_WDMA1                    (3 << 8)
+#define MT8195_SOUT_VPP_MERGE_TO_DSC_WRAP0_IN                  (4 << 8)
+#define MT8195_SOUT_VPP_MERGE_TO_DSC_WRAP1_IN                  (0 << 11)
+#define MT8195_SOUT_VPP_MERGE_TO_DISP_WDMA0                    (1 << 11)
+#define MT8195_SOUT_DSC_WRAP0_OUT_TO_DSI0                      (0 << 12)
+#define MT8195_SOUT_DSC_WRAP0_OUT_TO_SINB_VIRTUAL0             (1 << 12)
+#define MT8195_SOUT_DSC_WRAP0_OUT_TO_VPP_MERGE                 (2 << 12)
+#define MT8195_SOUT_DSC_WRAP1_OUT_TO_DSI1                      (0 << 16)
+#define MT8195_SOUT_DSC_WRAP1_OUT_TO_DP_INTF0                  (1 << 16)
+#define MT8195_SOUT_DSC_WRAP1_OUT_TO_SINA_VIRTUAL0             (2 << 16)
+#define MT8195_SOUT_DSC_WRAP1_OUT_TO_VPP_MERGE                 (3 << 16)
+
+static const struct mtk_mmsys_routes mmsys_mt8195_routing_table[] = {
+       {
+               DDP_COMPONENT_OVL0, DDP_COMPONENT_RDMA0,
+               MT8195_VDO0_OVL_MOUT_EN, MT8195_MOUT_DISP_OVL0_TO_DISP_RDMA0,
+               MT8195_MOUT_DISP_OVL0_TO_DISP_RDMA0
+       }, {
+               DDP_COMPONENT_OVL1, DDP_COMPONENT_RDMA1,
+               MT8195_VDO0_OVL_MOUT_EN, MT8195_MOUT_DISP_OVL1_TO_DISP_RDMA1,
+               MT8195_MOUT_DISP_OVL1_TO_DISP_RDMA1
+       }, {
+               DDP_COMPONENT_DSC0, DDP_COMPONENT_MERGE0,
+               MT8195_VDO0_SEL_IN, MT8195_SEL_IN_VPP_MERGE_FROM_DSC_WRAP0_OUT,
+               MT8195_SEL_IN_VPP_MERGE_FROM_DSC_WRAP0_OUT
+       }, {
+               DDP_COMPONENT_DITHER, DDP_COMPONENT_DSC0,
+               MT8195_VDO0_SEL_IN, 
MT8195_SEL_IN_DSC_WRAP0_IN_FROM_DISP_DITHER0,
+               MT8195_SEL_IN_DSC_WRAP0_IN_FROM_DISP_DITHER0
+       }, {
+               DDP_COMPONENT_DSC0, DDP_COMPONENT_DSI0,
+               MT8195_VDO0_SEL_IN, MT8195_SEL_IN_DSI0_FROM_DSC_WRAP0_OUT,
+               MT8195_SEL_IN_DSI0_FROM_DSC_WRAP0_OUT
+       }, {
+               DDP_COMPONENT_DITHER, DDP_COMPONENT_DSI0,
+               MT8195_VDO0_SEL_IN, MT8195_SEL_IN_DSI0_FROM_DISP_DITHER0,
+               MT8195_SEL_IN_DSI0_FROM_DISP_DITHER0
+       }, {
+               DDP_COMPONENT_DITHER, DDP_COMPONENT_DSC0,
+               MT8195_VDO0_SEL_OUT, MT8195_SOUT_DISP_DITHER0_TO_DSC_WRAP0_IN,
+               MT8195_SOUT_DISP_DITHER0_TO_DSC_WRAP0_IN
+       }, {
+               DDP_COMPONENT_DITHER, DDP_COMPONENT_DSI0,
+               MT8195_VDO0_SEL_OUT, MT8195_SOUT_DISP_DITHER0_TO_DSI0,
+               MT8195_SOUT_DISP_DITHER0_TO_DSI0
+       }, {
+               DDP_COMPONENT_DSC0, DDP_COMPONENT_DSI0,
+               MT8195_VDO0_SEL_OUT, MT8195_SOUT_DSC_WRAP0_OUT_TO_DSI0,
+               MT8195_SOUT_DSC_WRAP0_OUT_TO_DSI0
+       }, {
+               DDP_COMPONENT_DSC0, DDP_COMPONENT_MERGE0,
+               MT8195_VDO0_SEL_OUT, MT8195_SOUT_DSC_WRAP0_OUT_TO_VPP_MERGE,
+               MT8195_SOUT_DSC_WRAP0_OUT_TO_VPP_MERGE
+       }
+};
+
+#endif /* __SOC_MEDIATEK_MT8195_MMSYS_H */
diff --git a/drivers/soc/mediatek/mtk-mmsys.c b/drivers/soc/mediatek/mtk-mmsys.c
index a78e88f27b62..ce6cc2f49e7d 100644
--- a/drivers/soc/mediatek/mtk-mmsys.c
+++ b/drivers/soc/mediatek/mtk-mmsys.c
@@ -14,6 +14,7 @@
 #include "mt8167-mmsys.h"
 #include "mt8183-mmsys.h"
 #include "mt8365-mmsys.h"
+#include "mt8195-mmsys.h"
 
 static const struct mtk_mmsys_driver_data mt2701_mmsys_driver_data = {
        .clk_driver = "clk-mt2701-mm",
@@ -59,6 +60,12 @@ static const struct mtk_mmsys_driver_data 
mt8365_mmsys_driver_data = {
        .num_routes = ARRAY_SIZE(mt8365_mmsys_routing_table),
 };
 
+static const struct mtk_mmsys_driver_data mt8195_vdosys0_driver_data = {
+       .clk_driver = "clk-mt8195-vdo0",
+       .routes = mmsys_mt8195_routing_table,
+       .num_routes = ARRAY_SIZE(mmsys_mt8195_routing_table),
+};
+
 struct mtk_mmsys {
        void __iomem *regs;
        const struct mtk_mmsys_driver_data *data;
@@ -171,6 +178,10 @@ static const struct of_device_id of_match_mtk_mmsys[] = {
                .compatible = "mediatek,mt8365-mmsys",
                .data = &mt8365_mmsys_driver_data,
        },
+       {
+               .compatible = "mediatek,mt8195-vdosys0",
+               .data = &mt8195_vdosys0_driver_data,
+       },
        { }
 };
 
diff --git a/include/linux/soc/mediatek/mtk-mmsys.h 
b/include/linux/soc/mediatek/mtk-mmsys.h
index 2228bf6133da..01bedfb08094 100644
--- a/include/linux/soc/mediatek/mtk-mmsys.h
+++ b/include/linux/soc/mediatek/mtk-mmsys.h
@@ -39,6 +39,15 @@ enum mtk_ddp_comp_id {
        DDP_COMPONENT_UFOE,
        DDP_COMPONENT_WDMA0,
        DDP_COMPONENT_WDMA1,
+       DDP_COMPONENT_MERGE0,
+       DDP_COMPONENT_MERGE1,
+       DDP_COMPONENT_MERGE2,
+       DDP_COMPONENT_MERGE3,
+       DDP_COMPONENT_MERGE4,
+       DDP_COMPONENT_MERGE5,
+       DDP_COMPONENT_DSC0,
+       DDP_COMPONENT_DSC1,
+       DDP_COMPONENT_DP_INTF0,
        DDP_COMPONENT_ID_MAX,
 };
 
-- 
2.18.0

Reply via email to