In i.MX 6ULL UART8 is part of the AIPS-3 memory map instead of
AIPS-1. Clocks and interrupts remain the same.

Signed-off-by: Stefan Agner <[email protected]>
Reviewed-by: Rob Herring <[email protected]>
Acked-by: Dong Aisheng <[email protected]>
---
 arch/arm/boot/dts/imx6ull.dtsi | 14 ++++++++++++++
 1 file changed, 14 insertions(+)

diff --git a/arch/arm/boot/dts/imx6ull.dtsi b/arch/arm/boot/dts/imx6ull.dtsi
index bc2cd4fb8b12..571ddd71cdba 100644
--- a/arch/arm/boot/dts/imx6ull.dtsi
+++ b/arch/arm/boot/dts/imx6ull.dtsi
@@ -43,6 +43,9 @@
 #include "imx6ull-pinfunc.h"
 #include "imx6ull-pinfunc-snvs.h"
 
+/* Delete UART8 in AIPS-1 (i.MX6UL specific) */
+/delete-node/ &uart8;
+
 / {
        soc {
                aips3: aips-bus@2200000 {
@@ -56,6 +59,17 @@
                                compatible = "fsl,imx6ull-iomuxc-snvs";
                                reg = <0x02290000 0x4000>;
                        };
+
+                       uart8: serial@2288000 {
+                               compatible = "fsl,imx6ul-uart",
+                                            "fsl,imx6q-uart";
+                               reg = <0x02288000 0x4000>;
+                               interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
+                               clocks = <&clks IMX6UL_CLK_UART8_IPG>,
+                                        <&clks IMX6UL_CLK_UART8_SERIAL>;
+                               clock-names = "ipg", "per";
+                               status = "disabled";
+                       };
                };
        };
 };
-- 
2.15.1

Reply via email to