On 06/02/18 16:34, Peter De Schrijver wrote:
> In a future patch, support for the DFLL in Tegra210 will be introduced.
> This requires support for more than 1 set of CVB and CPU max frequency
> tables.
> 
> Signed-off-by: Peter De Schrijver <[email protected]>
> ---
>  drivers/clk/tegra/clk-tegra124-dfll-fcpu.c | 37 
> ++++++++++++++++++++++++------
>  1 file changed, 30 insertions(+), 7 deletions(-)
> 
> diff --git a/drivers/clk/tegra/clk-tegra124-dfll-fcpu.c 
> b/drivers/clk/tegra/clk-tegra124-dfll-fcpu.c
> index e2dbb79..6486ad9 100644
> --- a/drivers/clk/tegra/clk-tegra124-dfll-fcpu.c
> +++ b/drivers/clk/tegra/clk-tegra124-dfll-fcpu.c
> @@ -21,6 +21,7 @@
>  #include <linux/err.h>
>  #include <linux/kernel.h>
>  #include <linux/init.h>
> +#include <linux/of_device.h>
>  #include <linux/platform_device.h>
>  #include <linux/regulator/consumer.h>
>  #include <soc/tegra/fuse.h>
> @@ -29,8 +30,15 @@
>  #include "clk-dfll.h"
>  #include "cvb.h"
>  
> +struct dfll_fcpu_data {
> +     const unsigned long *cpu_max_freq_table;
> +     unsigned int cpu_max_freq_table_size;
> +     const struct cvb_table *cpu_cvb_tables;
> +     unsigned int cpu_cvb_tables_size;
> +};
> +
>  /* Maximum CPU frequency, indexed by CPU speedo id */
> -static const unsigned long cpu_max_freq_table[] = {
> +static const unsigned long tegra124_cpu_max_freq_table[] = {
>       [0] = 2014500000UL,
>       [1] = 2320500000UL,
>       [2] = 2116500000UL,
> @@ -80,6 +88,21 @@
>       },
>  };
>  
> +static const struct dfll_fcpu_data tegra124_dfll_fcpu_data = {
> +     .cpu_max_freq_table = tegra124_cpu_max_freq_table,
> +     .cpu_max_freq_table_size = ARRAY_SIZE(tegra124_cpu_max_freq_table),
> +     .cpu_cvb_tables = tegra124_cpu_cvb_tables,
> +     .cpu_cvb_tables_size = ARRAY_SIZE(tegra124_cpu_cvb_tables)
> +};
> +
> +static const struct of_device_id tegra124_dfll_fcpu_of_match[] = {
> +     {
> +             .compatible = "nvidia,tegra124-dfll",
> +             .data = &tegra124_dfll_fcpu_data,
> +     },
> +     { },
> +};
> +
>  static int get_alignment_from_regulator(struct device *dev,
>                                       struct rail_alignment *align)
>  {
> @@ -112,12 +135,17 @@ static int tegra124_dfll_fcpu_probe(struct 
> platform_device *pdev)
>  {
>       int process_id, speedo_id, speedo_value, err;
>       struct tegra_dfll_soc_data *soc;
> +     const struct of_device_id *of_id;
> +     const struct dfll_fcpu_data *fcpu_data;
> +
> +     of_id = of_match_device(tegra124_dfll_fcpu_of_match, &pdev->dev);
> +     fcpu_data = of_id->data;

Nit-pick, we can use of_device_get_match_data() here.


>       process_id = tegra_sku_info.cpu_process_id;
>       speedo_id = tegra_sku_info.cpu_speedo_id;
>       speedo_value = tegra_sku_info.cpu_speedo_value;
>  
> -     if (speedo_id >= ARRAY_SIZE(cpu_max_freq_table)) {
> +     if (speedo_id >= fcpu_data->cpu_max_freq_table_size) {
>               dev_err(&pdev->dev, "unknown max CPU freq for speedo_id=%d\n",
>                       speedo_id);
>               return -ENODEV;
> @@ -172,11 +200,6 @@ static int tegra124_dfll_fcpu_remove(struct 
> platform_device *pdev)
>       return 0;
>  }
>  
> -static const struct of_device_id tegra124_dfll_fcpu_of_match[] = {
> -     { .compatible = "nvidia,tegra124-dfll", },
> -     { },
> -};
> -
>  static const struct dev_pm_ops tegra124_dfll_pm_ops = {
>       SET_RUNTIME_PM_OPS(tegra_dfll_runtime_suspend,
>                          tegra_dfll_runtime_resume, NULL)
> 

Otherwise ...

Reviewed-by: Jon Hunter <[email protected]>

Cheers
Jon

-- 
nvpublic

Reply via email to