On June 30, 2018 3:33:26 PM GMT+02:00, Manivannan Sadhasivam 
<[email protected]> wrote:
>Add I2C controller nodes for Actions Semiconductor S900 SoC.
>
>Signed-off-by: Manivannan Sadhasivam <[email protected]>
>---
> arch/arm64/boot/dts/actions/s900.dtsi | 60 +++++++++++++++++++++++++++
> 1 file changed, 60 insertions(+)
>
>diff --git a/arch/arm64/boot/dts/actions/s900.dtsi
>b/arch/arm64/boot/dts/actions/s900.dtsi
>index 7ae8b931f000..6f7b89edbe4d 100644
>--- a/arch/arm64/boot/dts/actions/s900.dtsi
>+++ b/arch/arm64/boot/dts/actions/s900.dtsi
>@@ -174,6 +174,66 @@
>                       #clock-cells = <1>;
>               };
> 
>+              i2c0: i2c@e0170000 {
>+                      compatible = "actions,s900-i2c";
>+                      reg = <0 0xe0170000 0 0x1000>;
>+                      interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
>+                      #address-cells = <1>;
>+                      #size-cells = <0>;
>+                      status = "disabled";
>+                      pinctrl-names = "default";
>+                      pinctrl-0 = <&i2c0_default>;
>+              };
>+
>+              i2c1: i2c@e0172000 {
>+                      compatible = "actions,s900-i2c";
>+                      reg = <0 0xe0172000 0 0x1000>;
>+                      interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
>+                      #address-cells = <1>;
>+                      #size-cells = <0>;
>+                      status = "disabled";
>+                      pinctrl-names = "default";
>+                      pinctrl-0 = <&i2c1_default>;
>+              };
>+
>+              i2c2: i2c@e0174000 {
>+                      compatible = "actions,s900-i2c";
>+                      reg = <0 0xe0174000 0 0x1000>;
>+                      interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
>+                      #address-cells = <1>;
>+                      #size-cells = <0>;
>+                      status = "disabled";
>+                      pinctrl-names = "default";
>+                      pinctrl-0 = <&i2c2_default>;
>+              };
>+
>+              i2c3: i2c@e0176000 {
>+                      compatible = "actions,s900-i2c";
>+                      reg = <0 0xe0176000 0 0x1000>;
>+                      interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
>+                      #address-cells = <1>;
>+                      #size-cells = <0>;
>+                      status = "disabled";
>+              };
>+
>+              i2c4: i2c@e0178000 {
>+                      compatible = "actions,s900-i2c";
>+                      reg = <0 0xe0178000 0 0x1000>;
>+                      interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
>+                      #address-cells = <1>;
>+                      #size-cells = <0>;
>+                      status = "disabled";
>+              };
>+
>+              i2c5: i2c@e017a000 {
>+                      compatible = "actions,s900-i2c";
>+                      reg = <0 0xe017a000 0 0x1000>;
>+                      interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
>+                      #address-cells = <1>;
>+                      #size-cells = <0>;
>+                      status = "disabled";
>+              };
>+
>               pinctrl: pinctrl@e01b0000 {
>                       compatible = "actions,s900-pinctrl";
>                       reg = <0x0 0xe01b0000 0x0 0x1000>;

This patch *still* depends on patch 3/6. You need to reorder the series so that 
it is properly bisectable.

Cheers,
Peter

Reply via email to