Add reg-names and interrupts for LLCC documentation and the usage
examples. llcc broadcast base is added in addition to llcc base,
which is used for llcc broadcast writes.

Signed-off-by: Venkata Narendra Kumar Gutta <vnkgu...@codeaurora.org>
Reviewed-by: Rob Herring <r...@kernel.org>
---
 .../devicetree/bindings/arm/msm/qcom,llcc.txt         | 19 +++++++++++++++++--
 1 file changed, 17 insertions(+), 2 deletions(-)

diff --git a/Documentation/devicetree/bindings/arm/msm/qcom,llcc.txt 
b/Documentation/devicetree/bindings/arm/msm/qcom,llcc.txt
index 5e85749..eaee06b 100644
--- a/Documentation/devicetree/bindings/arm/msm/qcom,llcc.txt
+++ b/Documentation/devicetree/bindings/arm/msm/qcom,llcc.txt
@@ -16,11 +16,26 @@ Properties:
 - reg:
        Usage: required
        Value Type: <prop-encoded-array>
-       Definition: Start address and the the size of the register region.
+       Definition: The first element specifies the llcc base start address and
+                   the size of the register region. The second element 
specifies
+                   the llcc broadcast base address and size of the register 
region.
+
+- reg-names:
+        Usage: required
+        Value Type: <stringlist>
+        Definition: Register region names. Must be "llcc_base", 
"llcc_broadcast_base".
+
+- interrupts:
+       Usage: required
+       Definition: The interrupt is associated with the llcc edac device.
+                       It's used for llcc cache single and double bit error 
detection
+                       and reporting.
 
 Example:
 
        cache-controller@1100000 {
                compatible = "qcom,sdm845-llcc";
-               reg = <0x1100000 0x250000>;
+               reg = <0x1100000 0x200000>, <0x1300000 0x50000> ;
+               reg-names = "llcc_base", "llcc_broadcast_base";
+               interrupts = <GIC_SPI 582 IRQ_TYPE_LEVEL_HIGH>;
        };
-- 
The Qualcomm Innovation Center, Inc. is a member of the Code Aurora Forum,
a Linux Foundation Collaborative Project

Reply via email to