Add DT binding documentation for the Linux driver for the SiFive
asynchronous serial IP block.

This revision incorporates changes based on feedback from Rob
Herring <[email protected]>.

Signed-off-by: Paul Walmsley <[email protected]>
Signed-off-by: Paul Walmsley <[email protected]>
Cc: [email protected]
Cc: [email protected]
Cc: [email protected]
Cc: [email protected]
Cc: Greg Kroah-Hartman <[email protected]>
Cc: Rob Herring <[email protected]>
Cc: Mark Rutland <[email protected]>
Cc: Palmer Dabbelt <[email protected]>
---
 .../bindings/serial/sifive-serial.txt         | 33 +++++++++++++++++++
 1 file changed, 33 insertions(+)
 create mode 100644 Documentation/devicetree/bindings/serial/sifive-serial.txt

diff --git a/Documentation/devicetree/bindings/serial/sifive-serial.txt 
b/Documentation/devicetree/bindings/serial/sifive-serial.txt
new file mode 100644
index 000000000000..c86b1e524159
--- /dev/null
+++ b/Documentation/devicetree/bindings/serial/sifive-serial.txt
@@ -0,0 +1,33 @@
+SiFive asynchronous serial interface (UART)
+
+Required properties:
+
+- compatible: should be something similar to
+             "sifive,<chip>-uart" for the UART as integrated
+             on a particular chip, and "sifive,uart<version>" for the
+             general UART IP block programming model.  Supported
+             compatible strings as of the date of this writing are:
+             "sifive,fu540-c000-uart" for the SiFive UART v0 as
+             integrated onto the SiFive FU540 chip, or "sifive,uart0"
+             for the SiFive UART v0 IP block with no chip integration
+             tweaks (if any)
+- reg: address and length of the register space
+- interrupts: Should contain the UART interrupt identifier
+- clocks: Should contain a clock identifier for the UART's parent clock
+
+
+UART HDL that corresponds to the IP block version numbers can be found
+here:
+
+https://github.com/sifive/sifive-blocks/tree/master/src/main/scala/devices/uart
+
+
+Example:
+
+uart0: serial@10010000 {
+       compatible = "sifive,fu540-c000-uart", "sifive,uart0";
+       interrupt-parent = <&plic0>;
+       interrupts = <80>;
+       reg = <0x0 0x10010000 0x0 0x1000>;
+       clocks = <&prci PRCI_CLK_TLCLK>;
+};
-- 
2.20.1

Reply via email to