Hi Benoit,

> -----Original Message-----
> From: Cousson, Benoit
> Sent: Wednesday, May 19, 2010 5:28 PM
> To: Gulati, Shweta
> Cc: linux-omap@vger.kernel.org; Sripathy, Vishwanath
> Subject: Re: [PATCH V2] OMAP3: PM: Workaround for DPLL3 Lock issue
> 
> Hi Vishwa,
> 
> On 5/13/2010 12:12 PM, shweta gulati wrote:
> > From: Vishwanath Sripathy<vishwanath...@ti.com>
> >
> > OMAP3430/3630 has a Silicon bug because of which SDRC is
> > released from IDLE even before Core DPLL has locked. This leads
> > to undefined behaviour of SDRC DLL.
> >
> > This patch has workaround for the same.
> >
> > Description of WA for 3430:
> > Initialization:
> >     Disable DPLL3 automatic mode by default. Issue will not be faced as 
> > DPLL3
> >     is always locked.
> >
> > Before CORE Voltage Domain (VDD2) Sleep Transition to RETENTION or OFF mode:
> > 1.  Reduce DPLL3 M2 Frequency to get L3 running at OPP2 Frequency
> >     (by changing M2 Divider value). This is increasing the period duration 
> > of
> >     one L3 clock cycle.
> >     o       In case of CORE is at OPP3 (166...@1.15v):
> >     "       Lower the frequency to 83MHz.
> >
> >     o       In case of CORE is at OPP2 (83...@1.05v):
> >     "       Keep the frequency as it is (83MHz).
> >
> > 2.  Increase CORE Voltage to 1.2V. This is reducing the timing duration of 
> > the
> >     critical path signal which will now fit to one L3 clock cycle.
> >
> > 3.  Enable DPLL3 Automatic mode. This will ensure proper transition to
> >     RETENTION or OFF mode.
> >
> > After CORE Voltage Domain Wakeup Transition from RETENTION or OFF mode:
> > 1.  Disable DPLL3 Automatic mode.
> > 2.  Restore previous DPLL3 M2 Frequency and CORE Voltage values.
> >
> > Description of WA for 3630:
> > Initialization:
> >     Disable DPLL3 automatic mode by default. Issue will not be faced as 
> > DPLL3 is
> always locked.
> >
> > Before CORE Voltage Domain(VDD2) Sleep Transition to RETENTION or OFF mode:
> > 1.  Reduce DPLL3 M2 Frequency to get L3 running at OPP50 Frequency
> >     (by changing M2 Divider value) and set VDD2 Voltage for OPP100.
> >     This is increasing the period duration of one L3 clock cycle and 
> > reducing
> >     the timing duration of the critical path signal which will now fit to 
> > one
> >     L3 clock cycle.
> >     o       In case of CORE is at OPP100 (L3=200MHz, VDD2=1.1375V):
> >             "       Lower the frequency to 100MHz.
> >             "       Keep the voltage as it is (1.1375V).
> >
> >     o       In case of CORE is at OPP50 (L3=100MHz, VDD2=0.93V):
> >             "       Keep the frequency as it is (100MHz).
> >             "       Increase the voltage to 1.1375V.
> >
> > 2.  Enable DPLL3 Automatic mode. This will ensure proper transition to
> >     RETENTION or OFF mode.
> >
> > After CORE Voltage Domain Wakeup Transition from RETENTION or OFF mode:
> > 1.  Disable DPLL3 Automatic mode.
> > 2.  Restore previous DPLL3 M2 Frequency and CORE Voltage values.
> >
> > Also OSWR should not be attempted if DPLL3 has locked. This should be done 
> > as
> part of OSWR patch series.
> >
> > Patch tested on 3430SDP and 3630 ZOOM3.
> >
> 
> Do you have a more accurate description of the bug? What is the defect ID?
> 
Defect Id is i581. 
> The subject is about DPLL3 lock issue, and the description is all about
> the transition to CORE RET or OFF and playing with voltage... and why
> OSWR is affected as well?
> I'm a little bit confused by that...
> 
> Is this bug dependent of the target power state? What about INACTIVE?
The root cause of the issue is that SDRC IDLEREQ is deasserted before DPLL3 has 
locked. Because of this DLL may/may not lock based on Process Voltage 
Temperature conditions. The bug can occur when DPLL3 automatic transition is 
enabled. So DPLL3 automatic transition is disabled by default and it is enabled 
only when system is entering ret/off state (to facilitate voltage scaling). So 
when system is entering ret/off state, WA is applied (since DPLL3 autoidle is 
enabled, we can possibly hit the issue; hence the WA)

Regarding OSWR, as per errata i580, DPLL3 cannot be kept Locked when CORE is in 
OSWR state if DPLL3 is set in Manual Lock mode. So if DPLL3 autoidle is not 
enabled (manual lock mode), then we should not attempt to goto Core OSWR. 

> 
> Why setting the CORE at 1.2v when the description is only considering
> 1.1375v?
> 
For OMAP3430, as per errata VDD2 should be set to 1.2V before attempting 
off/retention. 1.1375V applies for OMAP3630.

Regards
Vishwa
> Thanks,
> Benoit
--
To unsubscribe from this list: send the line "unsubscribe linux-omap" in
the body of a message to majord...@vger.kernel.org
More majordomo info at  http://vger.kernel.org/majordomo-info.html

Reply via email to