Hi Ulrich,

Thank you for the patch.

On Tuesday, 15 May 2018 15:20:36 EEST Ulrich Hecht wrote:
> From: Koji Matsuoka <koji.matsuoka...@renesas.com>
> 
> Add support for the R-Car D3 (R8A77995) SoC to the R-Car DU driver.
> 
> Signed-off-by: Koji Matsuoka <koji.matsuoka...@renesas.com>
> Signed-off-by: Ulrich Hecht <ulrich.hecht+rene...@gmail.com>
> ---
>  drivers/gpu/drm/rcar-du/rcar_du_drv.c | 26 ++++++++++++++++++++++++++
>  1 file changed, 26 insertions(+)
> 
> diff --git a/drivers/gpu/drm/rcar-du/rcar_du_drv.c
> b/drivers/gpu/drm/rcar-du/rcar_du_drv.c index 05745e8..ba82842 100644
> --- a/drivers/gpu/drm/rcar-du/rcar_du_drv.c
> +++ b/drivers/gpu/drm/rcar-du/rcar_du_drv.c
> @@ -266,6 +266,31 @@ static const struct rcar_du_device_info
> rcar_du_r8a77970_info = { .num_lvds = 1,
>  };
> 
> +static const struct rcar_du_device_info rcar_du_r8a77995_info = {
> +     .gen = 3,
> +     .features = RCAR_DU_FEATURE_CRTC_IRQ_CLOCK
> +               | RCAR_DU_FEATURE_EXT_CTRL_REGS
> +               | RCAR_DU_FEATURE_VSP1_SOURCE,
> +     .num_crtcs = 2,
> +     .routes = {
> +             /* R8A77995 has two LVDS output and one RGB output.
> +              */

This comment holds on a single line.

Apart from that the patch looks good to me, but it conflicts with

commit 5361cc7f8e9146f393cfcb76890d8c80a4e73086
Author: Kieran Bingham <kieran.bingham+rene...@ideasonboard.com>
Date:   Fri Apr 27 23:21:52 2018 +0100

    drm: rcar-du: Split CRTC handling to support hardware indexing

that has been queued in Dave's DRM tree for v4.18. The num_crtcs field has 
been replaced with a channels_mask field. I can fix when applying but I can't 
test the result as I don't have a D3 board, so I'd prefer if you could submit 
a v2 rebased on top of Dave's drm-next branch.

I'm also wondering whether we also need

commit 6f3850955384cff722f02530f570806897b02a87
Author: Koji Matsuoka <koji.matsuoka...@renesas.com>
Date:   Wed Dec 6 20:30:24 2017 +0900

    drm: rcar-du: Fix digital RGB routing for R8A77995

from the BSP. What's your opinion ?

> +             [RCAR_DU_OUTPUT_DPAD0] = {
> +                     .possible_crtcs = BIT(0) | BIT(1),
> +                     .port = 0,
> +             },
> +             [RCAR_DU_OUTPUT_LVDS0] = {
> +                     .possible_crtcs = BIT(0),
> +                     .port = 1,
> +             },
> +             [RCAR_DU_OUTPUT_LVDS1] = {
> +                     .possible_crtcs = BIT(1),
> +                     .port = 2,
> +             },
> +     },
> +     .num_lvds = 2,
> +};
> +
>  static const struct of_device_id rcar_du_of_table[] = {
>       { .compatible = "renesas,du-r8a7743", .data = &rzg1_du_r8a7743_info },
>       { .compatible = "renesas,du-r8a7745", .data = &rzg1_du_r8a7745_info },
> @@ -278,6 +303,7 @@ static const struct of_device_id rcar_du_of_table[] = {
>       { .compatible = "renesas,du-r8a7795", .data = &rcar_du_r8a7795_info },
>       { .compatible = "renesas,du-r8a7796", .data = &rcar_du_r8a7796_info },
>       { .compatible = "renesas,du-r8a77970", .data = &rcar_du_r8a77970_info },
> +     { .compatible = "renesas,du-r8a77995", .data = &rcar_du_r8a77995_info },
>       { }
>  };

-- 
Regards,

Laurent Pinchart



Reply via email to