Author: uwe
Date: 2007-06-30 19:50:54 +0200 (Sat, 30 Jun 2007)
New Revision: 424

Modified:
   LinuxBIOSv3/mainboard/adl/msm800sev/dts
   LinuxBIOSv3/mainboard/amd/norwich/dts
   LinuxBIOSv3/mainboard/artecgroup/dbe61/dts
   LinuxBIOSv3/mainboard/emulation/qemu-x86/dts
   LinuxBIOSv3/northbridge/intel/i440bxemulation/dts
   LinuxBIOSv3/southbridge/amd/cs5536/dts
   LinuxBIOSv3/southbridge/intel/i82371eb/dts
   LinuxBIOSv3/superio/winbond/w83627hf/dts
Log:
Various cosmetic fixes in dts files (trivial).

Signed-off-by: Uwe Hermann <[EMAIL PROTECTED]>
Acked-by: Uwe Hermann <[EMAIL PROTECTED]>



Modified: LinuxBIOSv3/mainboard/adl/msm800sev/dts
===================================================================
--- LinuxBIOSv3/mainboard/adl/msm800sev/dts     2007-06-30 16:57:33 UTC (rev 
423)
+++ LinuxBIOSv3/mainboard/adl/msm800sev/dts     2007-06-30 17:50:54 UTC (rev 
424)
@@ -9,19 +9,18 @@
  * it under the terms of the GNU General Public License as published by
  * the Free Software Foundation; either version 2 of the License, or
  * (at your option) any later version.
- * 
+ *
  * This program is distributed in the hope that it will be useful,
  * but WITHOUT ANY WARRANTY; without even the implied warranty of
  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
  * GNU General Public License for more details.
- * 
+ *
  * You should have received a copy of the GNU General Public License
  * along with this program; if not, write to the Free Software
  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
  */
 
 /{
-
        mainboard-vendor = "Advanced Digital Logic";
        mainboard-name = "MSM800SEV";
        cpus {
@@ -34,7 +33,7 @@
                        enabled;
                        pcipath = "1,0";
                };
-               southbridge{
+               southbridge {
                        /config/("southbridge/amd/cs5536");
                        pcipath = "1,1";
                        enabled;
@@ -43,7 +42,5 @@
                        /config/("superio/winbond/w83627hf");
                        com1enable = "1";
                };
-
        };
-
 };

Modified: LinuxBIOSv3/mainboard/amd/norwich/dts
===================================================================
--- LinuxBIOSv3/mainboard/amd/norwich/dts       2007-06-30 16:57:33 UTC (rev 
423)
+++ LinuxBIOSv3/mainboard/amd/norwich/dts       2007-06-30 17:50:54 UTC (rev 
424)
@@ -17,6 +17,7 @@
  * along with this program; if not, write to the Free Software
  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
  */
+
 /{
        enabled;
        mainboard-vendor = "AMD";
@@ -31,12 +32,10 @@
                        enabled;
                        pcipath = "1,0";
                };
-               southbridge{
+               southbridge {
                        /config/("southbridge/amd/cs5536");
                        pcipath = "1,1";
                        enabled;
                };
-
        };
-
 };

Modified: LinuxBIOSv3/mainboard/artecgroup/dbe61/dts
===================================================================
--- LinuxBIOSv3/mainboard/artecgroup/dbe61/dts  2007-06-30 16:57:33 UTC (rev 
423)
+++ LinuxBIOSv3/mainboard/artecgroup/dbe61/dts  2007-06-30 17:50:54 UTC (rev 
424)
@@ -17,66 +17,65 @@
  * along with this program; if not, write to the Free Software
  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
  */
-/* leave this in until we know how to do it in dts */
+
+/* Leave this in until we know how to do it in dts. */
+
 /*
-               chip southbridge/amd/cs5536_lx
-                       register "enable_ide_nand_flash" = "0"
- 
-                       register "isa_irq" = "0"
-                       #register "flash_irq" = "14"
- 
-                       ## IDE IRQ
-                       register "enable_ide_irq" = "0"
- 
-                       register "audio_irq" = "5"
-                       register "usb_irq" = "7"
-                       
-                       register "uart0_irq" = "0"
-                       register "uart1_irq" = "4"
- 
-                       ## PCI INTA ... INTD and their GPIO pins
-                       ##   int==0: disable 
-                       register "pci_int[0]" = "0"
-                       register "pci_int[1]" = "10"
-                       register "pci_int[2]" = "0"
-                       register "pci_int[3]" = "0"
-                       register "pci_int_pin[0]" = "0"
-                       register "pci_int_pin[1]" = "7"
-                       register "pci_int_pin[2]" = "0"
-                       register "pci_int_pin[3]" = "0"                         
                                        
- 
- 
-                       # Keyboard Emulation Logic IRQs
-                       # Enable keyboard IRQ2
-                       register "enable_kel_keyb_irq" = "0"
-                       # Enable mouse IRQ12
-                       register "enable_kel_mouse_irq" = "0"
-                       # Configure KEL Emulation IRQ, 0 to disable
-                       register "kel_emul_irq" = "0"
- 
-                       device pci f.0 on end   # ISA Bridge
+               chip southbridge/amd/cs5536_lx
+                       register "enable_ide_nand_flash" = "0"
+
+                       register "isa_irq" = "0"
+                       #register "flash_irq" = "14"
+
+                       ## IDE IRQ
+                       register "enable_ide_irq" = "0"
+
+                       register "audio_irq" = "5"
+                       register "usb_irq" = "7"
+
+                       register "uart0_irq" = "0"
+                       register "uart1_irq" = "4"
+
+                       ## PCI INTA ... INTD and their GPIO pins
+                       ##   int==0: disable
+                       register "pci_int[0]" = "0"
+                       register "pci_int[1]" = "10"
+                       register "pci_int[2]" = "0"
+                       register "pci_int[3]" = "0"
+                       register "pci_int_pin[0]" = "0"
+                       register "pci_int_pin[1]" = "7"
+                       register "pci_int_pin[2]" = "0"
+                       register "pci_int_pin[3]" = "0"
+
+                       # Keyboard Emulation Logic IRQs
+                       # Enable keyboard IRQ2
+                       register "enable_kel_keyb_irq" = "0"
+                       # Enable mouse IRQ12
+                       register "enable_kel_mouse_irq" = "0"
+                       # Configure KEL Emulation IRQ, 0 to disable
+                       register "kel_emul_irq" = "0"
+
+               device pci f.0 on end   # ISA Bridge
                        device pci f.1 on end   # Flash controller
-                       device pci f.2 off end  # IDE controller
-                       device pci f.3 on end   # Audio
-                       device pci f.4 on end   # OHCI
+                       device pci f.2 off end  # IDE controller
+               device pci f.3 on end   # Audio
+               device pci f.4 on end   # OHCI
                        device pci f.5 on end   # EHCI
-                       device pci f.6 off end  # UDC controller
-                       device pci f.7 off end  # OTG controller
-               end
-#              chip drivers/pci/rtl8139
-##                     device pci d.0 on end   # Realtek LAN
-#                      register "nic_irq" = "10"
-#                      end
-       end
+                       device pci f.6 off end  # UDC controller
+                       device pci f.7 off end  # OTG controller
+               end
+#              chip drivers/pci/rtl8139
+##                     device pci d.0 on end   # Realtek LAN
+#                      register "nic_irq" = "10"
+#              end
+       end
 end
-
-
 */
+
 /{
        mainboard-vendor = "Artec Group";
        mainboard-name = "DBE61";
        enabled;
-
        cpus {
                enabled;
        };
@@ -87,12 +86,10 @@
                        enabled;
                        pcipath = "1,0";
                };
-               southbridge{
+               southbridge {
                        /config/("southbridge/amd/cs5536");
                        pcipath = "1,1";
                        enabled;
                };
-
        };
-
 };

Modified: LinuxBIOSv3/mainboard/emulation/qemu-x86/dts
===================================================================
--- LinuxBIOSv3/mainboard/emulation/qemu-x86/dts        2007-06-30 16:57:33 UTC 
(rev 423)
+++ LinuxBIOSv3/mainboard/emulation/qemu-x86/dts        2007-06-30 17:50:54 UTC 
(rev 424)
@@ -17,6 +17,7 @@
  * along with this program; if not, write to the Free Software
  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
  */
+
 /{
        mainboard-vendor = "Emulation";
        mainboard-name = "QEMU x86";
@@ -34,11 +35,10 @@
                        enabled;
                        pcipath = "0,0";
                };
-               southbridge,intel,i82371eb{
+               southbridge,intel,i82371eb {
                        /config/("southbridge/intel/i82371eb");
                        pcipath = "1,0";
                        enabled;
                };
        };
-
 };

Modified: LinuxBIOSv3/northbridge/intel/i440bxemulation/dts
===================================================================
--- LinuxBIOSv3/northbridge/intel/i440bxemulation/dts   2007-06-30 16:57:33 UTC 
(rev 423)
+++ LinuxBIOSv3/northbridge/intel/i440bxemulation/dts   2007-06-30 17:50:54 UTC 
(rev 424)
@@ -1,20 +1,24 @@
 /*
  * This file is part of the LinuxBIOS project.
-
- * Copyright 2007 Ronald G. Minnich <[EMAIL PROTECTED]>
  *
+ * Copyright (C) 2007 Ronald G. Minnich <[EMAIL PROTECTED]>
+ *
  * This program is free software; you can redistribute it and/or modify
  * it under the terms of the GNU General Public License as published by
  * the Free Software Foundation; either version 2 of the License, or
  * (at your option) any later version.
- * 
+ *
  * This program is distributed in the hope that it will be useful,
  * but WITHOUT ANY WARRANTY; without even the implied warranty of
  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
  * GNU General Public License for more details.
- * 
+ *
  * You should have received a copy of the GNU General Public License
  * along with this program; if not, write to the Free Software
  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
  */
- { ramsize = "128"; constructor = "i440bx_constructors";};
+
+{
+       ramsize = "128";
+       constructor = "i440bx_constructors";
+};

Modified: LinuxBIOSv3/southbridge/amd/cs5536/dts
===================================================================
--- LinuxBIOSv3/southbridge/amd/cs5536/dts      2007-06-30 16:57:33 UTC (rev 
423)
+++ LinuxBIOSv3/southbridge/amd/cs5536/dts      2007-06-30 17:50:54 UTC (rev 
424)
@@ -20,25 +20,37 @@
 
 {
        constructor = "cs5536_constructors";
-       /* interrupt enables for LPC bus; each bit is an irq 0-15 */
+
+       /* Interrupt enables for LPC bus. Each bit is an IRQ 0-15. */
        lpc_serirq_enable = "0";
-       /* LPC IRQ polarity; each bit is an irq 0-15 */
+
+       /* LPC IRQ polarity. Each bit is an IRQ 0-15. */
        lpc_serirq_polarity = "0";
+
        /* 0:Continuous 1:Quiet */
        lpc_serirq_mode = "0";
-       /* GPIO(0-0x20) for INT D:C:B:A, 0xFF=none. See virtual pci spec... */
+
+       /* GPIO(0-0x20) for INT D:C:B:A, 0xFF=none. See virtual PIC spec. */
        enable_gpio_int_route = "0";
-       /* 0:IDE 1:FLASH, if you are using nand flash instead of IDE drive */
+
+       /* 0:IDE 1:FLASH, if you are using NAND flash instead of IDE drive. */
        enable_ide_nand_flash = "0";
-       /* Enable USB Port 4 0:host 1:device */
+
+       /* Enable USB Port 4 (0:host 1:device). */
        enable_USBP4_device = "0";
-       /* 0:off, xxxx:overcurrent setting, e.g. 0x3FEA CS5536 - Data Book 
(pages 380-381) */
+
+       /* 0:off, xxxx:overcurrent setting, e.g. 0x3FEA.
+        * See CS5536 - Data Book (pages 380-381).
+        */
        enable_USBP4_overcurrent = "0";
+
+       /* COM1 settings */
        com1_enable = "0";
        com1_address = "0x3f8";
        com1_irq = "4";
+
+       /* COM2 settings */
        com2_enable = "0";
-       com2_address ="0x2f8";
+       com2_address = "0x2f8";
        com2_irq = "3";
-
 };

Modified: LinuxBIOSv3/southbridge/intel/i82371eb/dts
===================================================================
--- LinuxBIOSv3/southbridge/intel/i82371eb/dts  2007-06-30 16:57:33 UTC (rev 
423)
+++ LinuxBIOSv3/southbridge/intel/i82371eb/dts  2007-06-30 17:50:54 UTC (rev 
424)
@@ -1,22 +1,23 @@
 /*
  * This file is part of the LinuxBIOS project.
-
- * Copyright 2007 Ronald G. Minnich <[EMAIL PROTECTED]>
  *
+ * Copyright (C) 2007 Ronald G. Minnich <[EMAIL PROTECTED]>
+ *
  * This program is free software; you can redistribute it and/or modify
  * it under the terms of the GNU General Public License as published by
  * the Free Software Foundation; either version 2 of the License, or
  * (at your option) any later version.
- * 
+ *
  * This program is distributed in the hope that it will be useful,
  * but WITHOUT ANY WARRANTY; without even the implied warranty of
  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
  * GNU General Public License for more details.
- * 
+ *
  * You should have received a copy of the GNU General Public License
  * along with this program; if not, write to the Free Software
  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
  */
+
 {
        ide0_enable = "0";
        ide1_enable = "0";

Modified: LinuxBIOSv3/superio/winbond/w83627hf/dts
===================================================================
--- LinuxBIOSv3/superio/winbond/w83627hf/dts    2007-06-30 16:57:33 UTC (rev 
423)
+++ LinuxBIOSv3/superio/winbond/w83627hf/dts    2007-06-30 17:50:54 UTC (rev 
424)
@@ -1,45 +1,52 @@
 /*
  * This file is part of the LinuxBIOS project.
-
- * Copyright 2007 Ronald G. Minnich <[EMAIL PROTECTED]>
  *
+ * Copyright (C) 2007 Ronald G. Minnich <[EMAIL PROTECTED]>
+ *
  * This program is free software; you can redistribute it and/or modify
  * it under the terms of the GNU General Public License as published by
  * the Free Software Foundation; either version 2 of the License, or
  * (at your option) any later version.
- * 
+ *
  * This program is distributed in the hope that it will be useful,
  * but WITHOUT ANY WARRANTY; without even the implied warranty of
  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
  * GNU General Public License for more details.
- * 
+ *
  * You should have received a copy of the GNU General Public License
  * along with this program; if not, write to the Free Software
  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301 USA
  */
- {
-       /* to override any of these, just put the over-ride in mainboard dts */
+
+{
+       /* To override any of these, put the over-ride in mainboard dts. */
+
+       /* Floppy */
        floppydev = "0x0";
        floppyenable = "0";
        floppyio = "0x3f0";
        floppyirq = "0x60";
        floppydrq = "0x02";
 
+       /* Parallel port */
        ppdev = "2";
        ppenable = "0";
        ppio = "0x378";
        ppirq = "7";
 
+       /* COM1 */
        com1dev = "2";
        com1enable = "0";
        com1io = "0x3f8";
        com1irq = "4";
 
+       /* COM2 */
        com2dev = "3";
        com2enable = "0";
        com2io = "0x2f8";
        com2irq = "3";
 
+       /* Keyboard */
        kbdev = "5";
        kbenable = "0";
        kbio = "0x60";
@@ -47,27 +54,32 @@
        kbirq = "1";
        kbirq2 = "12";
 
+       /* Consumer IR */
        cirdev = "6";
        cirenable = "0";
 
+       /* Game port */
        gamedev = "7";
        gameenable = "0";
        gameio = "0x220";
        gameio2 = "0x400";
        gameirq = "9";
 
+       /* GPIO2 */
        gpio2dev = "8";
        gpio2enable = "0";
 
+       /* GPIO3 */
        gpio3dev = "9";
        gpio3enable = "0";
 
+       /* ACPI */
        acpidev = "0xa";
        acpienable = "0";
 
+       /* Hardware Monitor */
        hwmdev = "0xb";
        hwmenable = "0";
        hwmio = "0x290";
        hwmirq = "5";
-
 };


-- 
linuxbios mailing list
[email protected]
http://www.linuxbios.org/mailman/listinfo/linuxbios

Reply via email to