This is an automated email from Gerrit. Radek Dostál ([email protected]) just uploaded a new patch set to Gerrit, which you can find at http://openocd.zylin.com/2779
-- gerrit commit 51cb9a2ff6dbd60016603848cf0f92e29c3feec0 Author: Radek Dostal <[email protected]> Date: Thu May 21 18:12:39 2015 +0200 tcl: replace $TARGETNAME with $_TARGETNAME code polishing to be consistent with other scripts Change-Id: Ib52a92f48df9d2bdf543792b856e33aa04dbebe3 Signed-off-by: Radek Dostal <[email protected]> diff --git a/tcl/board/tp-link_tl-mr3020.cfg b/tcl/board/tp-link_tl-mr3020.cfg index 0498d60..b7d8d5b 100644 --- a/tcl/board/tp-link_tl-mr3020.cfg +++ b/tcl/board/tp-link_tl-mr3020.cfg @@ -34,11 +34,11 @@ proc ar9331_ddr1_init {} { ;# Each bit represents a cycle of valid data. } -$TARGETNAME configure -event reset-init { +$_TARGETNAME configure -event reset-init { ar9331_25mhz_pll_init sleep 1 ar9331_ddr1_init } set ram_boot_address 0xa0000000 -$TARGETNAME configure -work-area-phys 0xa1FFE000 -work-area-size 0x1000 +$_TARGETNAME configure -work-area-phys 0xa1FFE000 -work-area-size 0x1000 diff --git a/tcl/target/ar71xx.cfg b/tcl/target/ar71xx.cfg index 3ac61d9..196b048 100644 --- a/tcl/target/ar71xx.cfg +++ b/tcl/target/ar71xx.cfg @@ -10,10 +10,10 @@ set CHIPNAME ar71xx jtag newtap $CHIPNAME cpu -irlen 5 -ircapture 0x1 -irmask 0x1f -expected-id 1 -set TARGETNAME $CHIPNAME.cpu -target create $TARGETNAME mips_m4k -endian big -chain-position $TARGETNAME +set _TARGETNAME $CHIPNAME.cpu +target create $_TARGETNAME mips_m4k -endian big -chain-position $_TARGETNAME -$TARGETNAME configure -event reset-halt-post { +$_TARGETNAME configure -event reset-halt-post { #setup PLL to lowest common denominator 300/300/150 setting mww 0xb8050000 0x000f40a3 ;# reset val + CPU:3 DDR:3 AHB:0 mww 0xb8050000 0x800f40a3 ;# send to PLL @@ -22,7 +22,7 @@ $TARGETNAME configure -event reset-halt-post { mww 0xb8050008 3 ;# set reset_switch and clock_switch (resets SoC) } -$TARGETNAME configure -event reset-init { +$_TARGETNAME configure -event reset-init { #complete pll initialization mww 0xb8050000 0x800f0080 ;# set sw_update bit mww 0xb8050008 0 ;# clear reset_switch bit @@ -50,7 +50,7 @@ $TARGETNAME configure -event reset-init { } # setup working area somewhere in RAM -$TARGETNAME configure -work-area-phys 0xa0600000 -work-area-size 0x20000 +$_TARGETNAME configure -work-area-phys 0xa0600000 -work-area-size 0x20000 # serial SPI capable flash # flash bank <driver> <base> <size> <chip_width> <bus_width> diff --git a/tcl/target/atheros_ar9331.cfg b/tcl/target/atheros_ar9331.cfg index 17503c7..c5609bb 100644 --- a/tcl/target/atheros_ar9331.cfg +++ b/tcl/target/atheros_ar9331.cfg @@ -12,5 +12,5 @@ if { [info exists CPUTAPID] } { jtag newtap $_CHIPNAME cpu -irlen 5 -expected-id $_CPUTAPID -set TARGETNAME $_CHIPNAME.cpu -target create $TARGETNAME mips_m4k -endian big -chain-position $TARGETNAME +set _TARGETNAME $_CHIPNAME.cpu +target create $_TARGETNAME mips_m4k -endian big -chain-position $_TARGETNAME -- ------------------------------------------------------------------------------ One dashboard for servers and applications across Physical-Virtual-Cloud Widest out-of-the-box monitoring support with 50+ applications Performance metrics, stats and reports that give you Actionable Insights Deep dive visibility with transaction tracing using APM Insight. http://ad.doubleclick.net/ddm/clk/290420510;117567292;y _______________________________________________ OpenOCD-devel mailing list [email protected] https://lists.sourceforge.net/lists/listinfo/openocd-devel
