Re: [PATCH 4/9] drm: meson: vpp: use proper macros instead of magic constants

2019-08-08 Thread Neil Armstrong
On 25/06/2019 01:15, Kevin Hilman wrote:
> Julien Masson  writes:
> 
>> This patch add new macros which are used to set the following
>> registers:
>> - VPP_OSD_SCALE_COEF_IDX
>> - VPP_DOLBY_CTRL
>> - VPP_OFIFO_SIZE
>> - VPP_HOLD_LINES
>> - VPP_SC_MISC
>> - VPP_VADJ_CTRL
>>
>> Signed-off-by: Julien Masson 
> 
> [...]
> 
>> @@ -97,20 +97,22 @@ void meson_vpp_init(struct meson_drm *priv)
>>  else if (meson_vpu_is_compatible(priv, "amlogic,meson-gxm-vpu")) {
>>  writel_bits_relaxed(0xff << 16, 0xff << 16,
>>  priv->io_base + _REG(VIU_MISC_CTRL1));
>> -writel_relaxed(0x2, priv->io_base + _REG(VPP_DOLBY_CTRL));
>> -writel_relaxed(0x1020080,
>> +writel_relaxed(VPP_PPS_DUMMY_DATA_MODE,
>> +   priv->io_base + _REG(VPP_DOLBY_CTRL));
>> +writel_relaxed(0x108080,
> 
> nit: still a magic constant here, and it's not obvious why it's
> different from the current one.

This is a magic constant, it's a color, but indeed it should not change.

0x1020080 is the 10bit variant of 0x108080, on purpose.

Neil

> 
> Kevin
> 

___
dri-devel mailing list
dri-devel@lists.freedesktop.org
https://lists.freedesktop.org/mailman/listinfo/dri-devel

[PATCH 4/9] drm: meson: vpp: use proper macros instead of magic constants

2019-06-25 Thread Julien Masson
This patch add new macros which are used to set the following
registers:
- VPP_OSD_SCALE_COEF_IDX
- VPP_DOLBY_CTRL
- VPP_OFIFO_SIZE
- VPP_HOLD_LINES
- VPP_SC_MISC
- VPP_VADJ_CTRL

Signed-off-by: Julien Masson 
---
 drivers/gpu/drm/meson/meson_registers.h |  8 
 drivers/gpu/drm/meson/meson_vpp.c   | 27 -
 2 files changed, 25 insertions(+), 10 deletions(-)

diff --git a/drivers/gpu/drm/meson/meson_registers.h 
b/drivers/gpu/drm/meson/meson_registers.h
index a9db49e5bdd6..172f0794e0cd 100644
--- a/drivers/gpu/drm/meson/meson_registers.h
+++ b/drivers/gpu/drm/meson/meson_registers.h
@@ -349,6 +349,7 @@
 #define VPP_LINE_IN_LENGTH 0x1d01
 #define VPP_PIC_IN_HEIGHT 0x1d02
 #define VPP_SCALE_COEF_IDX 0x1d03
+#defineVPP_SCALE_HORIZONTAL_COEF   BIT(8)
 #define VPP_SCALE_COEF 0x1d04
 #define VPP_VSC_REGION12_STARTP 0x1d05
 #define VPP_VSC_REGION34_STARTP 0x1d06
@@ -385,6 +386,8 @@
 #define VPP_PREBLEND_H_SIZE 0x1d20
 #define VPP_POSTBLEND_H_SIZE 0x1d21
 #define VPP_HOLD_LINES 0x1d22
+#defineVPP_POSTBLEND_HOLD_LINES(lines) (lines & 0xf)
+#defineVPP_PREBLEND_HOLD_LINES(lines)  ((lines & 0xf) << 8)
 #define VPP_BLEND_ONECOLOR_CTRL 0x1d23
 #define VPP_PREBLEND_CURRENT_XY 0x1d24
 #define VPP_POSTBLEND_CURRENT_XY 0x1d25
@@ -403,6 +406,8 @@
 #defineVPP_OSD2_PREBLEND   BIT(17)
 #defineVPP_COLOR_MNG_ENABLEBIT(28)
 #define VPP_OFIFO_SIZE 0x1d27
+#defineVPP_OFIFO_SIZE_MASK GENMASK(13, 0)
+#defineVPP_OFIFO_SIZE_DEFAULT  (0xfff << 20 | 0x1000)
 #define VPP_FIFO_STATUS 0x1d28
 #define VPP_SMOKE_CTRL 0x1d29
 #define VPP_SMOKE1_VAL 0x1d2a
@@ -418,6 +423,8 @@
 #define VPP_HSC_PHASE_CTRL1 0x1d34
 #define VPP_HSC_INI_PAT_CTRL 0x1d35
 #define VPP_VADJ_CTRL 0x1d40
+#defineVPP_MINUS_BLACK_LVL_VADJ1_ENABLE BIT(1)
+
 #define VPP_VADJ1_Y 0x1d41
 #define VPP_VADJ1_MA_MB 0x1d42
 #define VPP_VADJ1_MC_MD 0x1d43
@@ -477,6 +484,7 @@
 #define VPP_PEAKING_VGAIN 0x1d92
 #define VPP_PEAKING_NLP_1 0x1d93
 #define VPP_DOLBY_CTRL 0x1d93
+#define VPP_PPS_DUMMY_DATA_MODE (1 << 17)
 #define VPP_PEAKING_NLP_2 0x1d94
 #define VPP_PEAKING_NLP_3 0x1d95
 #define VPP_PEAKING_NLP_4 0x1d96
diff --git a/drivers/gpu/drm/meson/meson_vpp.c 
b/drivers/gpu/drm/meson/meson_vpp.c
index bfee30fa6e34..c2aaf81b0101 100644
--- a/drivers/gpu/drm/meson/meson_vpp.c
+++ b/drivers/gpu/drm/meson/meson_vpp.c
@@ -57,7 +57,7 @@ static void meson_vpp_write_scaling_filter_coefs(struct 
meson_drm *priv,
 {
int i;
 
-   writel_relaxed(is_horizontal ? BIT(8) : 0,
+   writel_relaxed(is_horizontal ? VPP_SCALE_HORIZONTAL_COEF : 0,
priv->io_base + _REG(VPP_OSD_SCALE_COEF_IDX));
for (i = 0; i < 33; i++)
writel_relaxed(coefs[i],
@@ -82,7 +82,7 @@ static void meson_vpp_write_vd_scaling_filter_coefs(struct 
meson_drm *priv,
 {
int i;
 
-   writel_relaxed(is_horizontal ? BIT(8) : 0,
+   writel_relaxed(is_horizontal ? VPP_SCALE_HORIZONTAL_COEF : 0,
priv->io_base + _REG(VPP_SCALE_COEF_IDX));
for (i = 0; i < 33; i++)
writel_relaxed(coefs[i],
@@ -97,20 +97,22 @@ void meson_vpp_init(struct meson_drm *priv)
else if (meson_vpu_is_compatible(priv, "amlogic,meson-gxm-vpu")) {
writel_bits_relaxed(0xff << 16, 0xff << 16,
priv->io_base + _REG(VIU_MISC_CTRL1));
-   writel_relaxed(0x2, priv->io_base + _REG(VPP_DOLBY_CTRL));
-   writel_relaxed(0x1020080,
+   writel_relaxed(VPP_PPS_DUMMY_DATA_MODE,
+  priv->io_base + _REG(VPP_DOLBY_CTRL));
+   writel_relaxed(0x108080,
priv->io_base + _REG(VPP_DUMMY_DATA1));
} else if (meson_vpu_is_compatible(priv, "amlogic,meson-g12a-vpu"))
writel_relaxed(0xf, priv->io_base + _REG(DOLBY_PATH_CTRL));
 
/* Initialize vpu fifo control registers */
if (meson_vpu_is_compatible(priv, "amlogic,meson-g12a-vpu"))
-   writel_relaxed(0xfff << 20 | 0x1000,
+   writel_relaxed(VPP_OFIFO_SIZE_DEFAULT,
   priv->io_base + _REG(VPP_OFIFO_SIZE));
else
-   writel_relaxed(readl_relaxed(priv->io_base + 
_REG(VPP_OFIFO_SIZE)) |
-   0x77f, priv->io_base + _REG(VPP_OFIFO_SIZE));
-   writel_relaxed(0x08080808, priv->io_base + _REG(VPP_HOLD_LINES));
+   writel_bits_relaxed(VPP_OFIFO_SIZE_MASK, 0x77f,
+   priv->io_base + _REG(VPP_OFIFO_SIZE));
+   writel_relaxed(VPP_POSTBLEND_HOLD_LINES(4) | VPP_PREBLEND_HOLD_LINES(4),
+  priv->io_base + _REG(VPP_HOLD_LINES));
 
if (!meson_vpu_is_compatible(priv, "amlogic,meson-g12a-vpu")) {
/* Turn off preblend */
@@ -138,10 +140,15 @@ void meson_vpp_init(

Re: [PATCH 4/9] drm: meson: vpp: use proper macros instead of magic constants

2019-06-24 Thread Kevin Hilman
Julien Masson  writes:

> This patch add new macros which are used to set the following
> registers:
> - VPP_OSD_SCALE_COEF_IDX
> - VPP_DOLBY_CTRL
> - VPP_OFIFO_SIZE
> - VPP_HOLD_LINES
> - VPP_SC_MISC
> - VPP_VADJ_CTRL
>
> Signed-off-by: Julien Masson 

[...]

> @@ -97,20 +97,22 @@ void meson_vpp_init(struct meson_drm *priv)
>   else if (meson_vpu_is_compatible(priv, "amlogic,meson-gxm-vpu")) {
>   writel_bits_relaxed(0xff << 16, 0xff << 16,
>   priv->io_base + _REG(VIU_MISC_CTRL1));
> - writel_relaxed(0x2, priv->io_base + _REG(VPP_DOLBY_CTRL));
> - writel_relaxed(0x1020080,
> + writel_relaxed(VPP_PPS_DUMMY_DATA_MODE,
> +priv->io_base + _REG(VPP_DOLBY_CTRL));
> + writel_relaxed(0x108080,

nit: still a magic constant here, and it's not obvious why it's
different from the current one.

Kevin
___
dri-devel mailing list
dri-devel@lists.freedesktop.org
https://lists.freedesktop.org/mailman/listinfo/dri-devel