Fixes: terminate DMA and perform controller reset on transfer timeout
to clear the FIFO's and errors.

Signed-off-by: Sowjanya Komatineni <skomatin...@nvidia.com>
---
 drivers/spi/spi-tegra114.c | 9 +++++++++
 1 file changed, 9 insertions(+)

diff --git a/drivers/spi/spi-tegra114.c b/drivers/spi/spi-tegra114.c
index 716587b663a3..0d20fc489134 100644
--- a/drivers/spi/spi-tegra114.c
+++ b/drivers/spi/spi-tegra114.c
@@ -871,7 +871,16 @@ static int tegra_spi_transfer_one_message(struct 
spi_master *master,
                if (WARN_ON(ret == 0)) {
                        dev_err(tspi->dev,
                                "spi transfer timeout, err %d\n", ret);
+                       if (tspi->is_curr_dma_xfer &&
+                           (tspi->cur_direction & DATA_DIR_TX))
+                               dmaengine_terminate_all(tspi->tx_dma_chan);
+                       if (tspi->is_curr_dma_xfer &&
+                           (tspi->cur_direction & DATA_DIR_RX))
+                               dmaengine_terminate_all(tspi->rx_dma_chan);
                        ret = -EIO;
+                       reset_control_assert(tspi->rst);
+                       udelay(2);
+                       reset_control_deassert(tspi->rst);
                        goto complete_xfer;
                }
 
-- 
2.7.4

Reply via email to