On Tue, Aug 3, 2010 at 9:19 AM, Kukjin Kim kgene@samsung.com wrote:
MyungJoo Ham wrote:
On Mon, Aug 2, 2010 at 2:30 PM, Kukjin Kim kgene@samsung.com wrote:
MyungJoo Ham wrote:
Many MUX and clock dividers have a status bit so that users can wait
until the status is stable. When
MyungJoo Ham wrote:
On Mon, Aug 2, 2010 at 2:30 PM, Kukjin Kim kgene@samsung.com wrote:
MyungJoo Ham wrote:
Many MUX and clock dividers have a status bit so that users can wait
until the status is stable. When corresponding registers are accessed
while a clock is not stable, we
MyungJoo Ham wrote:
Many MUX and clock dividers have a status bit so that users can wait
until the status is stable. When corresponding registers are accessed
while a clock is not stable, we may suffer from unexpected errors.
Therefore, we introduce a mechanism to let the operations