From: Michael Neuling <mi...@neuling.org>

On P9 (Nimbus) DD2 and later, in radix mode, the move to the PID
register will implicitly invalidate the user space ERAT entries
and leave the kernel ones alone. Thus the only thing needed is
an isync() to synchronize this with subsequent uaccess's 

Signed-off-by: Michael Neuling <mi...@neuling.org>
Signed-off-by: Benjamin Herrenschmidt <b...@kernel.crashing.org>

diff --git a/arch/powerpc/mm/mmu_context_book3s64.c 
b/arch/powerpc/mm/mmu_context_book3s64.c
index a3edf813d4..71de2c6d88 100644
--- a/arch/powerpc/mm/mmu_context_book3s64.c
+++ b/arch/powerpc/mm/mmu_context_book3s64.c
@@ -235,10 +235,15 @@ void destroy_context(struct mm_struct *mm)
 #ifdef CONFIG_PPC_RADIX_MMU
 void radix__switch_mmu_context(struct mm_struct *prev, struct mm_struct *next)
 {
-       asm volatile("isync": : :"memory");
-       mtspr(SPRN_PID, next->context.id);
-       asm volatile("isync \n"
-                    PPC_SLBIA(0x7)
-                    : : :"memory");
+
+       if (cpu_has_feature(CPU_FTR_POWER9_DD1)) {
+               isync();
+               mtspr(SPRN_PID, next->context.id);
+               isync();
+               asm volatile(PPC_INVALIDATE_ERAT : : :"memory");
+       } else {
+               mtspr(SPRN_PID, next->context.id);
+               isync();
+       }
 }
 #endif

Reply via email to