Cosmetic patch to use the same formatting rules on all register
definitions.

Signed-off-by: Antoine Tenart <antoine.ten...@free-electrons.com>
---
 drivers/net/ethernet/marvell/mvpp2.c | 88 ++++++++++++++++++------------------
 1 file changed, 44 insertions(+), 44 deletions(-)

diff --git a/drivers/net/ethernet/marvell/mvpp2.c 
b/drivers/net/ethernet/marvell/mvpp2.c
index 48d21c1e09f2..ee4ea195eb0b 100644
--- a/drivers/net/ethernet/marvell/mvpp2.c
+++ b/drivers/net/ethernet/marvell/mvpp2.c
@@ -187,18 +187,18 @@
 #define     MVPP2_MAX_ISR_RX_THRESHOLD         0xfffff0
 #define MVPP21_ISR_RXQ_GROUP_REG(rxq)          (0x5400 + 4 * (rxq))
 
-#define MVPP22_ISR_RXQ_GROUP_INDEX_REG          0x5400
+#define MVPP22_ISR_RXQ_GROUP_INDEX_REG         0x5400
 #define MVPP22_ISR_RXQ_GROUP_INDEX_SUBGROUP_MASK 0xf
-#define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK   0x380
-#define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET 7
+#define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK  0x380
+#define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET        7
 
 #define MVPP22_ISR_RXQ_GROUP_INDEX_SUBGROUP_MASK 0xf
-#define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK   0x380
+#define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK  0x380
 
-#define MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG     0x5404
-#define MVPP22_ISR_RXQ_SUB_GROUP_STARTQ_MASK    0x1f
-#define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_MASK      0xf00
-#define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET    8
+#define MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG    0x5404
+#define MVPP22_ISR_RXQ_SUB_GROUP_STARTQ_MASK   0x1f
+#define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_MASK     0xf00
+#define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET   8
 
 #define MVPP2_ISR_ENABLE_REG(port)             (0x5420 + 4 * (port))
 #define     MVPP2_ISR_ENABLE_INTERRUPT(mask)   ((mask) & 0xffff)
@@ -265,7 +265,7 @@
 #define MVPP2_BM_VIRT_RLS_REG                  0x64c0
 #define MVPP22_BM_ADDR_HIGH_RLS_REG            0x64c4
 #define     MVPP22_BM_ADDR_HIGH_PHYS_RLS_MASK  0xff
-#define            MVPP22_BM_ADDR_HIGH_VIRT_RLS_MASK   0xff00
+#define     MVPP22_BM_ADDR_HIGH_VIRT_RLS_MASK  0xff00
 #define     MVPP22_BM_ADDR_HIGH_VIRT_RLS_SHIFT 8
 
 /* TX Scheduler registers */
@@ -307,57 +307,57 @@
 
 /* Per-port registers */
 #define MVPP2_GMAC_CTRL_0_REG                  0x0
-#define      MVPP2_GMAC_PORT_EN_MASK           BIT(0)
-#define      MVPP2_GMAC_MAX_RX_SIZE_OFFS       2
-#define      MVPP2_GMAC_MAX_RX_SIZE_MASK       0x7ffc
-#define      MVPP2_GMAC_MIB_CNTR_EN_MASK       BIT(15)
+#define     MVPP2_GMAC_PORT_EN_MASK            BIT(0)
+#define     MVPP2_GMAC_MAX_RX_SIZE_OFFS                2
+#define     MVPP2_GMAC_MAX_RX_SIZE_MASK                0x7ffc
+#define     MVPP2_GMAC_MIB_CNTR_EN_MASK                BIT(15)
 #define MVPP2_GMAC_CTRL_1_REG                  0x4
-#define      MVPP2_GMAC_PERIODIC_XON_EN_MASK   BIT(1)
-#define      MVPP2_GMAC_GMII_LB_EN_MASK                BIT(5)
-#define      MVPP2_GMAC_PCS_LB_EN_BIT          6
-#define      MVPP2_GMAC_PCS_LB_EN_MASK         BIT(6)
-#define      MVPP2_GMAC_SA_LOW_OFFS            7
+#define     MVPP2_GMAC_PERIODIC_XON_EN_MASK    BIT(1)
+#define     MVPP2_GMAC_GMII_LB_EN_MASK         BIT(5)
+#define     MVPP2_GMAC_PCS_LB_EN_BIT           6
+#define     MVPP2_GMAC_PCS_LB_EN_MASK          BIT(6)
+#define     MVPP2_GMAC_SA_LOW_OFFS             7
 #define MVPP2_GMAC_CTRL_2_REG                  0x8
-#define      MVPP2_GMAC_INBAND_AN_MASK         BIT(0)
-#define      MVPP2_GMAC_PCS_ENABLE_MASK                BIT(3)
-#define      MVPP2_GMAC_PORT_RGMII_MASK                BIT(4)
-#define      MVPP2_GMAC_PORT_RESET_MASK                BIT(6)
+#define     MVPP2_GMAC_INBAND_AN_MASK          BIT(0)
+#define     MVPP2_GMAC_PCS_ENABLE_MASK         BIT(3)
+#define     MVPP2_GMAC_PORT_RGMII_MASK         BIT(4)
+#define     MVPP2_GMAC_PORT_RESET_MASK         BIT(6)
 #define MVPP2_GMAC_AUTONEG_CONFIG              0xc
-#define      MVPP2_GMAC_FORCE_LINK_DOWN                BIT(0)
-#define      MVPP2_GMAC_FORCE_LINK_PASS                BIT(1)
-#define      MVPP2_GMAC_CONFIG_MII_SPEED       BIT(5)
-#define      MVPP2_GMAC_CONFIG_GMII_SPEED      BIT(6)
-#define      MVPP2_GMAC_AN_SPEED_EN            BIT(7)
-#define      MVPP2_GMAC_FC_ADV_EN              BIT(9)
-#define      MVPP2_GMAC_CONFIG_FULL_DUPLEX     BIT(12)
-#define      MVPP2_GMAC_AN_DUPLEX_EN           BIT(13)
+#define     MVPP2_GMAC_FORCE_LINK_DOWN         BIT(0)
+#define     MVPP2_GMAC_FORCE_LINK_PASS         BIT(1)
+#define     MVPP2_GMAC_CONFIG_MII_SPEED        BIT(5)
+#define     MVPP2_GMAC_CONFIG_GMII_SPEED       BIT(6)
+#define     MVPP2_GMAC_AN_SPEED_EN             BIT(7)
+#define     MVPP2_GMAC_FC_ADV_EN               BIT(9)
+#define     MVPP2_GMAC_CONFIG_FULL_DUPLEX      BIT(12)
+#define     MVPP2_GMAC_AN_DUPLEX_EN            BIT(13)
 #define MVPP2_GMAC_PORT_FIFO_CFG_1_REG         0x1c
-#define      MVPP2_GMAC_TX_FIFO_MIN_TH_OFFS    6
-#define      MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK        0x1fc0
-#define      MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(v) (((v) << 6) & \
+#define     MVPP2_GMAC_TX_FIFO_MIN_TH_OFFS     6
+#define     MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK 0x1fc0
+#define     MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(v)  (((v) << 6) & \
                                        MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK)
 #define MVPP22_GMAC_CTRL_4_REG                 0x90
-#define      MVPP22_CTRL4_EXT_PIN_GMII_SEL     BIT(0)
-#define      MVPP22_CTRL4_DP_CLK_SEL           BIT(5)
-#define      MVPP22_CTRL4_SYNC_BYPASS          BIT(6)
-#define      MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE BIT(7)
+#define     MVPP22_CTRL4_EXT_PIN_GMII_SEL      BIT(0)
+#define     MVPP22_CTRL4_DP_CLK_SEL            BIT(5)
+#define     MVPP22_CTRL4_SYNC_BYPASS           BIT(6)
+#define     MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE  BIT(7)
 
 /* Per-port XGMAC registers. PPv2.2 only, only for GOP port 0,
  * relative to port->base.
  */
 #define MVPP22_XLG_CTRL0_REG                   0x100
-#define      MVPP22_XLG_CTRL0_PORT_EN          BIT(0)
-#define      MVPP22_XLG_CTRL0_MAC_RESET_DIS    BIT(1)
-#define      MVPP22_XLG_CTRL0_MIB_CNT_DIS      BIT(14)
+#define     MVPP22_XLG_CTRL0_PORT_EN           BIT(0)
+#define     MVPP22_XLG_CTRL0_MAC_RESET_DIS     BIT(1)
+#define     MVPP22_XLG_CTRL0_MIB_CNT_DIS       BIT(14)
 
 #define MVPP22_XLG_CTRL3_REG                   0x11c
-#define      MVPP22_XLG_CTRL3_MACMODESELECT_MASK       (7 << 13)
-#define      MVPP22_XLG_CTRL3_MACMODESELECT_GMAC       (0 << 13)
-#define      MVPP22_XLG_CTRL3_MACMODESELECT_10G                (1 << 13)
+#define     MVPP22_XLG_CTRL3_MACMODESELECT_MASK        (7 << 13)
+#define     MVPP22_XLG_CTRL3_MACMODESELECT_GMAC        (0 << 13)
+#define     MVPP22_XLG_CTRL3_MACMODESELECT_10G (1 << 13)
 
 /* SMI registers. PPv2.2 only, relative to priv->iface_base. */
 #define MVPP22_SMI_MISC_CFG_REG                        0x1204
-#define      MVPP22_SMI_POLLING_EN             BIT(10)
+#define     MVPP22_SMI_POLLING_EN              BIT(10)
 
 #define MVPP22_GMAC_BASE(port)         (0x7000 + (port) * 0x1000 + 0xe00)
 
-- 
2.13.3

Reply via email to