Add i.MX7ULP dtsi file.
Add clock and pinfun header files.

Signed-off-by: Peng Fan <peng....@nxp.com>
Cc: Stefano Babic <sba...@denx.de>
---
V3:
 None
V2:
 None

 arch/arm/dts/imx7ulp-pinfunc.h            | 882 ++++++++++++++++++++++++++++++
 arch/arm/dts/imx7ulp.dtsi                 | 598 ++++++++++++++++++++
 include/dt-bindings/clock/imx7ulp-clock.h | 161 ++++++
 3 files changed, 1641 insertions(+)
 create mode 100644 arch/arm/dts/imx7ulp-pinfunc.h
 create mode 100644 arch/arm/dts/imx7ulp.dtsi
 create mode 100644 include/dt-bindings/clock/imx7ulp-clock.h

diff --git a/arch/arm/dts/imx7ulp-pinfunc.h b/arch/arm/dts/imx7ulp-pinfunc.h
new file mode 100644
index 0000000..b1b6a71
--- /dev/null
+++ b/arch/arm/dts/imx7ulp-pinfunc.h
@@ -0,0 +1,882 @@
+/*
+ * Copyright 2014 - 2015 Freescale Semiconductor, Inc.
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License version 2 as
+ * published by the Free Software Foundation.
+ *
+ */
+
+#ifndef __DTS_ULP1_PINFUNC_H
+#define __DTS_ULP1_PINFUNC_H
+
+/*
+ * The pin function ID is a tuple of
+ * <mux_conf_reg mux2_reg mux_mode mux2_val>
+ *
+ * !!! IMPORTANT NOTE !!!
+ *
+ * There's common mux_reg & conf_reg register for each pad on ULP1 device, so 
the first
+ * two values are defined as same value. Extra non-zero mux2_reg value within 
the tuple
+ * means that there's additional mux2 control register that must be configured 
to
+ * mux2_val accordingly to fetch desired pin functionality on ULP1 device.
+ *
+ */
+
+#define ULP1_PAD_PTA0_LLWU0_P0__CMP0_IN2A                         0x0000 
0x0000 0x0 0x0
+#define ULP1_PAD_PTA0_LLWU0_P0__PTA0                              0x0000 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA0_LLWU0_P0__LLWU0_P0                          0x0000 
0x0000 0xd 0x0
+#define ULP1_PAD_PTA0_LLWU0_P0__LPSPI0_PCS1                       0x0000 
0xd104 0x3 0x2
+#define ULP1_PAD_PTA0_LLWU0_P0__LPUART0_CTS_B                     0x0000 
0xd1f8 0x4 0x2
+#define ULP1_PAD_PTA0_LLWU0_P0__LPI2C0_SCL                        0x0000 
0xd17c 0x5 0x2
+#define ULP1_PAD_PTA0_LLWU0_P0__TPM0_CLKIN                        0x0000 
0xd1a8 0x6 0x2
+#define ULP1_PAD_PTA0_LLWU0_P0__I2S0_RX_BCLK                      0x0000 
0x01b8 0x7 0x2
+#define ULP1_PAD_PTA1__CMP0_IN2B                                  0x0004 
0x0000 0x0 0x0
+#define ULP1_PAD_PTA1__PTA1                                       0x0004 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA1__LPSPI0_PCS2                                0x0004 
0xd108 0x3 0x1
+#define ULP1_PAD_PTA1__LPUART0_RTS_B                              0x0004 
0x0000 0x4 0x0
+#define ULP1_PAD_PTA1__LPI2C0_SDA                                 0x0004 
0xd180 0x5 0x1
+#define ULP1_PAD_PTA1__TPM0_CH0                                   0x0004 
0xd138 0x6 0x1
+#define ULP1_PAD_PTA1__I2S0_RX_FS                                 0x0004 
0x01bc 0x7 0x1
+#define ULP1_PAD_PTA2__CMP1_IN2A                                  0x0008 
0x0000 0x0 0x0
+#define ULP1_PAD_PTA2__PTA2                                       0x0008 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA2__LPSPI0_PCS3                                0x0008 
0xd10c 0x3 0x1
+#define ULP1_PAD_PTA2__LPUART0_TX                                 0x0008 
0xd200 0x4 0x1
+#define ULP1_PAD_PTA2__LPI2C0_HREQ                                0x0008 
0xd178 0x5 0x1
+#define ULP1_PAD_PTA2__TPM0_CH1                                   0x0008 
0xd13c 0x6 0x1
+#define ULP1_PAD_PTA2__I2S0_RXD0                                  0x0008 
0x01dc 0x7 0x1
+#define ULP1_PAD_PTA3_LLWU0_P1__CMP1_IN2B                         0x000c 
0x0000 0x0 0x0
+#define ULP1_PAD_PTA3_LLWU0_P1__PTA3                              0x000c 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA3_LLWU0_P1__CMP0_OUT                          0x000c 
0x0000 0xb 0x0
+#define ULP1_PAD_PTA3_LLWU0_P1__LLWU0_P1                          0x000c 
0x0000 0xd 0x0
+#define ULP1_PAD_PTA3_LLWU0_P1__LPUART0_RX                        0x000c 
0xd1fc 0x4 0x1
+#define ULP1_PAD_PTA3_LLWU0_P1__TPM0_CH2                          0x000c 
0xd140 0x6 0x1
+#define ULP1_PAD_PTA3_LLWU0_P1__I2S0_RXD1                         0x000c 
0x01e0 0x7 0x1
+#define ULP1_PAD_PTA4__ADC1_CH2A                                  0x0010 
0x0000 0x0 0x0
+#define ULP1_PAD_PTA4__PTA4                                       0x0010 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA4__LPSPI0_SIN                                 0x0010 
0xd114 0x3 0x1
+#define ULP1_PAD_PTA4__LPUART1_CTS_B                              0x0010 
0xd204 0x4 0x1
+#define ULP1_PAD_PTA4__LPI2C1_SCL                                 0x0010 
0xd188 0x5 0x1
+#define ULP1_PAD_PTA4__TPM0_CH3                                   0x0010 
0xd144 0x6 0x1
+#define ULP1_PAD_PTA4__I2S0_MCLK                                  0x0010 
0x01b4 0x7 0x1
+#define ULP1_PAD_PTA5__ADC1_CH2B                                  0x0014 
0x0000 0x0 0x0
+#define ULP1_PAD_PTA5__PTA5                                       0x0014 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA5__LPSPI0_SOUT                                0x0014 
0xd118 0x3 0x1
+#define ULP1_PAD_PTA5__LPUART1_RTS_B                              0x0014 
0x0000 0x4 0x0
+#define ULP1_PAD_PTA5__LPI2C1_SDA                                 0x0014 
0xd18c 0x5 0x1
+#define ULP1_PAD_PTA5__TPM0_CH4                                   0x0014 
0xd148 0x6 0x1
+#define ULP1_PAD_PTA5__I2S0_TX_BCLK                               0x0014 
0x01c0 0x7 0x1
+#define ULP1_PAD_PTA6__ADC1_CH3A                                  0x0018 
0x0000 0x0 0x0
+#define ULP1_PAD_PTA6__PTA6                                       0x0018 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA6__LPSPI0_SCK                                 0x0018 
0xd110 0x3 0x1
+#define ULP1_PAD_PTA6__LPUART1_TX                                 0x0018 
0xd20c 0x4 0x1
+#define ULP1_PAD_PTA6__LPI2C1_HREQ                                0x0018 
0xd184 0x5 0x1
+#define ULP1_PAD_PTA6__TPM0_CH5                                   0x0018 
0xd14c 0x6 0x1
+#define ULP1_PAD_PTA6__I2S0_TX_FS                                 0x0018 
0x01c4 0x7 0x1
+#define ULP1_PAD_PTA7__ADC1_CH3B                                  0x001c 
0x0000 0x0 0x0
+#define ULP1_PAD_PTA7__PTA7                                       0x001c 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA7__LPSPI0_PCS0                                0x001c 
0xd100 0x3 0x1
+#define ULP1_PAD_PTA7__LPUART1_RX                                 0x001c 
0xd208 0x4 0x1
+#define ULP1_PAD_PTA7__TPM1_CH1                                   0x001c 
0xd154 0x6 0x1
+#define ULP1_PAD_PTA7__I2S0_TXD0                                  0x001c 
0x0000 0x7 0x0
+#define ULP1_PAD_PTA8__ADC1_CH7A                                  0x0020 
0x0000 0x0 0x0
+#define ULP1_PAD_PTA8__PTA8                                       0x0020 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA8__LPSPI1_PCS1                                0x0020 
0xd120 0x3 0x1
+#define ULP1_PAD_PTA8__LPUART2_CTS_B                              0x0020 
0xd210 0x4 0x1
+#define ULP1_PAD_PTA8__LPI2C2_SCL                                 0x0020 
0xd194 0x5 0x1
+#define ULP1_PAD_PTA8__TPM1_CLKIN                                 0x0020 
0xd1ac 0x6 0x1
+#define ULP1_PAD_PTA8__I2S0_TXD1                                  0x0020 
0x0000 0x7 0x0
+#define ULP1_PAD_PTA9__ADC1_CH7B                                  0x0024 
0x0000 0x0 0x0
+#define ULP1_PAD_PTA9__PTA9                                       0x0024 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA9__NMI0_B                                     0x0024 
0x0000 0xb 0x0
+#define ULP1_PAD_PTA9__LPSPI1_PCS2                                0x0024 
0xd124 0x3 0x1
+#define ULP1_PAD_PTA9__LPUART2_RTS_B                              0x0024 
0x0000 0x4 0x0
+#define ULP1_PAD_PTA9__LPI2C2_SDA                                 0x0024 
0xd198 0x5 0x1
+#define ULP1_PAD_PTA9__TPM1_CH0                                   0x0024 
0xd150 0x6 0x1
+#define ULP1_PAD_PTA10__ADC1_CH6A                                 0x0028 
0x0000 0x0 0x0
+#define ULP1_PAD_PTA10__PTA10                                     0x0028 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA10__LPSPI1_PCS3                               0x0028 
0xd128 0x3 0x1
+#define ULP1_PAD_PTA10__LPUART2_TX                                0x0028 
0xd218 0x4 0x1
+#define ULP1_PAD_PTA10__LPI2C2_HREQ                               0x0028 
0xd190 0x5 0x1
+#define ULP1_PAD_PTA10__TPM2_CLKIN                                0x0028 
0xd1f4 0x6 0x1
+#define ULP1_PAD_PTA10__I2S0_RX_BCLK                              0x0028 
0x01b8 0x7 0x1
+#define ULP1_PAD_PTA11__ADC1_CH6B                                 0x002c 
0x0000 0x0 0x0
+#define ULP1_PAD_PTA11__PTA11                                     0x002c 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA11__LPUART2_RX                                0x002c 
0xd214 0x4 0x1
+#define ULP1_PAD_PTA11__TPM2_CH0                                  0x002c 
0xd158 0x6 0x1
+#define ULP1_PAD_PTA11__I2S0_RX_FS                                0x002c 
0x01bc 0x7 0x2
+#define ULP1_PAD_PTA12__ADC1_CH5A                                 0x0030 
0x0000 0x0 0x0
+#define ULP1_PAD_PTA12__PTA12                                     0x0030 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA12__LPSPI1_SIN                                0x0030 
0xd130 0x3 0x1
+#define ULP1_PAD_PTA12__LPUART3_CTS_B                             0x0030 
0xd21c 0x4 0x1
+#define ULP1_PAD_PTA12__LPI2C3_SCL                                0x0030 
0xd1a0 0x5 0x1
+#define ULP1_PAD_PTA12__TPM2_CH1                                  0x0030 
0xd15c 0x6 0x1
+#define ULP1_PAD_PTA12__I2S0_RXD0                                 0x0030 
0x01dc 0x7 0x2
+#define ULP1_PAD_PTA13_LLWU0_P2__ADC1_CH5B                        0x0034 
0x0000 0x0 0x0
+#define ULP1_PAD_PTA13_LLWU0_P2__PTA13                            0x0034 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA13_LLWU0_P2__CMP0_OUT                         0x0034 
0x0000 0xb 0x0
+#define ULP1_PAD_PTA13_LLWU0_P2__LLWU0_P2                         0x0034 
0x0000 0xd 0x0
+#define ULP1_PAD_PTA13_LLWU0_P2__LPSPI1_SOUT                      0x0034 
0xd134 0x3 0x2
+#define ULP1_PAD_PTA13_LLWU0_P2__LPUART3_RTS_B                    0x0034 
0x0000 0x4 0x0
+#define ULP1_PAD_PTA13_LLWU0_P2__LPI2C3_SDA                       0x0034 
0xd1a4 0x5 0x2
+#define ULP1_PAD_PTA13_LLWU0_P2__TPM3_CLKIN                       0x0034 
0xd1b0 0x6 0x1
+#define ULP1_PAD_PTA13_LLWU0_P2__I2S0_RXD1                        0x0034 
0x01e0 0x7 0x2
+#define ULP1_PAD_PTA14_LLWU0_P3__ADC1_CH4A                        0x0038 
0x0000 0x0 0x0
+#define ULP1_PAD_PTA14_LLWU0_P3__PTA14                            0x0038 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA14_LLWU0_P3__LLWU0_P3                         0x0038 
0x0000 0xd 0x0
+#define ULP1_PAD_PTA14_LLWU0_P3__LPSPI1_SCK                       0x0038 
0xd12c 0x3 0x2
+#define ULP1_PAD_PTA14_LLWU0_P3__LPUART3_TX                       0x0038 
0xd224 0x4 0x2
+#define ULP1_PAD_PTA14_LLWU0_P3__LPI2C3_HREQ                      0x0038 
0xd19c 0x5 0x2
+#define ULP1_PAD_PTA14_LLWU0_P3__TPM3_CH0                         0x0038 
0xd160 0x6 0x1
+#define ULP1_PAD_PTA14_LLWU0_P3__I2S0_MCLK                        0x0038 
0x01b4 0x7 0x2
+#define ULP1_PAD_PTA15__ADC1_CH4B                                 0x003c 
0x0000 0x0 0x0
+#define ULP1_PAD_PTA15__PTA15                                     0x003c 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA15__LPSPI1_PCS0                               0x003c 
0xd11c 0x3 0x1
+#define ULP1_PAD_PTA15__LPUART3_RX                                0x003c 
0xd220 0x4 0x1
+#define ULP1_PAD_PTA15__TPM3_CH1                                  0x003c 
0xd164 0x6 0x1
+#define ULP1_PAD_PTA15__I2S0_TX_BCLK                              0x003c 
0x01c0 0x7 0x2
+#define ULP1_PAD_PTA16__CMP1_IN0A                                 0x0040 
0x0000 0x0 0x0
+#define ULP1_PAD_PTA16__PTA16                                     0x0040 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA16__FXIO0_D0                                  0x0040 
0x0000 0x2 0x0
+#define ULP1_PAD_PTA16__LPSPI0_PCS1                               0x0040 
0xd104 0x3 0x1
+#define ULP1_PAD_PTA16__LPUART0_CTS_B                             0x0040 
0xd1f8 0x4 0x1
+#define ULP1_PAD_PTA16__LPI2C0_SCL                                0x0040 
0xd17c 0x5 0x1
+#define ULP1_PAD_PTA16__TPM3_CH2                                  0x0040 
0xd168 0x6 0x1
+#define ULP1_PAD_PTA16__I2S0_TX_FS                                0x0040 
0x01c4 0x7 0x2
+#define ULP1_PAD_PTA17__CMP1_IN0B                                 0x0044 
0x0000 0x0 0x0
+#define ULP1_PAD_PTA17__PTA17                                     0x0044 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA17__FXIO0_D1                                  0x0044 
0x0000 0x2 0x0
+#define ULP1_PAD_PTA17__LPSPI0_PCS2                               0x0044 
0xd108 0x3 0x2
+#define ULP1_PAD_PTA17__LPUART0_RTS_B                             0x0044 
0x0000 0x4 0x0
+#define ULP1_PAD_PTA17__LPI2C0_SDA                                0x0044 
0xd180 0x5 0x2
+#define ULP1_PAD_PTA17__TPM3_CH3                                  0x0044 
0xd16c 0x6 0x1
+#define ULP1_PAD_PTA17__I2S0_TXD0                                 0x0044 
0x0000 0x7 0x0
+#define ULP1_PAD_PTA18_LLWU0_P4__CMP1_IN1A                        0x0048 
0x0000 0x0 0x0
+#define ULP1_PAD_PTA18_LLWU0_P4__PTA18                            0x0048 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA18_LLWU0_P4__NMI1_B                           0x0048 
0x0000 0xb 0x0
+#define ULP1_PAD_PTA18_LLWU0_P4__LLWU0_P4                         0x0048 
0x0000 0xd 0x0
+#define ULP1_PAD_PTA18_LLWU0_P4__FXIO0_D2                         0x0048 
0x0000 0x2 0x0
+#define ULP1_PAD_PTA18_LLWU0_P4__LPSPI0_PCS3                      0x0048 
0xd10c 0x3 0x2
+#define ULP1_PAD_PTA18_LLWU0_P4__LPUART0_TX                       0x0048 
0xd200 0x4 0x2
+#define ULP1_PAD_PTA18_LLWU0_P4__LPI2C0_HREQ                      0x0048 
0xd178 0x5 0x2
+#define ULP1_PAD_PTA18_LLWU0_P4__TPM3_CH4                         0x0048 
0xd170 0x6 0x1
+#define ULP1_PAD_PTA18_LLWU0_P4__I2S0_TXD1                        0x0048 
0x0000 0x7 0x0
+#define ULP1_PAD_PTA19_LLWU0_P5__CMP1_IN1B                        0x004c 
0x0000 0x0 0x0
+#define ULP1_PAD_PTA19_LLWU0_P5__PTA19                            0x004c 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA19_LLWU0_P5__LPTMR0_ALT3                      0x004c 
0x0000 0xb 0x0
+#define ULP1_PAD_PTA19_LLWU0_P5__LLWU0_P5                         0x004c 
0x0000 0xd 0x0
+#define ULP1_PAD_PTA19_LLWU0_P5__FXIO0_D3                         0x004c 
0x0000 0x2 0x0
+#define ULP1_PAD_PTA19_LLWU0_P5__LPUART0_RX                       0x004c 
0xd1fc 0x4 0x2
+#define ULP1_PAD_PTA19_LLWU0_P5__TPM3_CH5                         0x004c 
0xd174 0x6 0x1
+#define ULP1_PAD_PTA19_LLWU0_P5__I2S1_RX_BCLK                     0x004c 
0xd1cc 0x7 0x1
+#define ULP1_PAD_PTA20__ADC0_CH7A                                 0x0050 
0x0000 0x0 0x0
+#define ULP1_PAD_PTA20__PTA20                                     0x0050 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA20__FXIO0_D4                                  0x0050 
0x0000 0x2 0x0
+#define ULP1_PAD_PTA20__LPSPI0_SIN                                0x0050 
0xd114 0x3 0x2
+#define ULP1_PAD_PTA20__LPUART1_CTS_B                             0x0050 
0xd204 0x4 0x2
+#define ULP1_PAD_PTA20__LPI2C1_SCL                                0x0050 
0xd188 0x5 0x2
+#define ULP1_PAD_PTA20__TPM0_CLKIN                                0x0050 
0xd1a8 0x6 0x1
+#define ULP1_PAD_PTA20__I2S1_RX_FS                                0x0050 
0xd1d0 0x7 0x1
+#define ULP1_PAD_PTA21__ADC0_CH7B                                 0x0054 
0x0000 0x0 0x0
+#define ULP1_PAD_PTA21__PTA21                                     0x0054 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA21__FXIO0_D5                                  0x0054 
0x0000 0x2 0x0
+#define ULP1_PAD_PTA21__LPSPI0_SOUT                               0x0054 
0xd118 0x3 0x2
+#define ULP1_PAD_PTA21__LPUART1_RTS_B                             0x0054 
0x0000 0x4 0x0
+#define ULP1_PAD_PTA21__LPI2C1_SDA                                0x0054 
0xd18c 0x5 0x2
+#define ULP1_PAD_PTA21__TPM0_CH0                                  0x0054 
0xd138 0x6 0x2
+#define ULP1_PAD_PTA21__I2S1_RXD0                                 0x0054 
0xd1e4 0x7 0x1
+#define ULP1_PAD_PTA22__ADC0_CH6A                                 0x0058 
0x0000 0x0 0x0
+#define ULP1_PAD_PTA22__PTA22                                     0x0058 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA22__LPTMR0_ALT2                               0x0058 
0x0000 0xb 0x0
+#define ULP1_PAD_PTA22__EWM_OUT_B                                 0x0058 
0x0000 0xc 0x0
+#define ULP1_PAD_PTA22__FXIO0_D6                                  0x0058 
0x0000 0x2 0x0
+#define ULP1_PAD_PTA22__LPSPI0_SCK                                0x0058 
0xd110 0x3 0x2
+#define ULP1_PAD_PTA22__LPUART1_TX                                0x0058 
0xd20c 0x4 0x2
+#define ULP1_PAD_PTA22__LPI2C1_HREQ                               0x0058 
0xd184 0x5 0x2
+#define ULP1_PAD_PTA22__TPM0_CH1                                  0x0058 
0xd13c 0x6 0x2
+#define ULP1_PAD_PTA22__I2S1_RXD1                                 0x0058 
0xd1e8 0x7 0x1
+#define ULP1_PAD_PTA23_LLWU0_P6__ADC0_CH6B                        0x005c 
0x0000 0x0 0x0
+#define ULP1_PAD_PTA23_LLWU0_P6__PTA23                            0x005c 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA23_LLWU0_P6__LLWU0_P6                         0x005c 
0x0000 0xd 0x0
+#define ULP1_PAD_PTA23_LLWU0_P6__FXIO0_D7                         0x005c 
0x0000 0x2 0x0
+#define ULP1_PAD_PTA23_LLWU0_P6__LPSPI0_PCS0                      0x005c 
0xd100 0x3 0x2
+#define ULP1_PAD_PTA23_LLWU0_P6__LPUART1_RX                       0x005c 
0xd208 0x4 0x2
+#define ULP1_PAD_PTA23_LLWU0_P6__TPM0_CH2                         0x005c 
0xd140 0x6 0x2
+#define ULP1_PAD_PTA23_LLWU0_P6__I2S1_MCLK                        0x005c 
0xd1c8 0x7 0x1
+#define ULP1_PAD_PTA24__ADC0_CH5A                                 0x0060 
0x0000 0x0 0x0
+#define ULP1_PAD_PTA24__PTA24                                     0x0060 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA24__FXIO0_D8                                  0x0060 
0x0000 0x2 0x0
+#define ULP1_PAD_PTA24__LPSPI1_PCS1                               0x0060 
0xd120 0x3 0x2
+#define ULP1_PAD_PTA24__LPUART2_CTS_B                             0x0060 
0xd210 0x4 0x2
+#define ULP1_PAD_PTA24__LPI2C2_SCL                                0x0060 
0xd194 0x5 0x2
+#define ULP1_PAD_PTA24__TPM0_CH3                                  0x0060 
0xd144 0x6 0x2
+#define ULP1_PAD_PTA24__I2S1_TX_BCLK                              0x0060 
0xd1d4 0x7 0x1
+#define ULP1_PAD_PTA25__ADC0_CH5B                                 0x0064 
0x0000 0x0 0x0
+#define ULP1_PAD_PTA25__PTA25                                     0x0064 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA25__FXIO0_D9                                  0x0064 
0x0000 0x2 0x0
+#define ULP1_PAD_PTA25__LPSPI1_PCS2                               0x0064 
0xd124 0x3 0x2
+#define ULP1_PAD_PTA25__LPUART2_RTS_B                             0x0064 
0x0000 0x4 0x0
+#define ULP1_PAD_PTA25__LPI2C2_SDA                                0x0064 
0xd198 0x5 0x2
+#define ULP1_PAD_PTA25__TPM0_CH4                                  0x0064 
0xd148 0x6 0x2
+#define ULP1_PAD_PTA25__I2S1_TX_FS                                0x0064 
0xd1d8 0x7 0x1
+#define ULP1_PAD_PTA26__PTA26                                     0x0068 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA26__JTAG_TMS_SWD_DIO                          0x0068 
0x0000 0xa 0x0
+#define ULP1_PAD_PTA26__FXIO0_D10                                 0x0068 
0x0000 0x2 0x0
+#define ULP1_PAD_PTA26__LPSPI1_PCS3                               0x0068 
0xd128 0x3 0x2
+#define ULP1_PAD_PTA26__LPUART2_TX                                0x0068 
0xd218 0x4 0x2
+#define ULP1_PAD_PTA26__LPI2C2_HREQ                               0x0068 
0xd190 0x5 0x2
+#define ULP1_PAD_PTA26__TPM0_CH5                                  0x0068 
0xd14c 0x6 0x2
+#define ULP1_PAD_PTA26__I2S1_RXD2                                 0x0068 
0xd1ec 0x7 0x1
+#define ULP1_PAD_PTA27__PTA27                                     0x006c 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA27__JTAG_TDO                                  0x006c 
0x0000 0xa 0x0
+#define ULP1_PAD_PTA27__FXIO0_D11                                 0x006c 
0x0000 0x2 0x0
+#define ULP1_PAD_PTA27__LPUART2_RX                                0x006c 
0xd214 0x4 0x2
+#define ULP1_PAD_PTA27__TPM1_CH1                                  0x006c 
0xd154 0x6 0x2
+#define ULP1_PAD_PTA27__I2S1_RXD3                                 0x006c 
0xd1f0 0x7 0x1
+#define ULP1_PAD_PTA28__PTA28                                     0x0070 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA28__JTAG_TDI                                  0x0070 
0x0000 0xa 0x0
+#define ULP1_PAD_PTA28__FXIO0_D12                                 0x0070 
0x0000 0x2 0x0
+#define ULP1_PAD_PTA28__LPSPI1_SIN                                0x0070 
0xd130 0x3 0x2
+#define ULP1_PAD_PTA28__LPUART3_CTS_B                             0x0070 
0xd21c 0x4 0x2
+#define ULP1_PAD_PTA28__LPI2C3_SCL                                0x0070 
0xd1a0 0x5 0x2
+#define ULP1_PAD_PTA28__TPM1_CLKIN                                0x0070 
0xd1ac 0x6 0x2
+#define ULP1_PAD_PTA28__I2S1_TXD2                                 0x0070 
0x0000 0x7 0x0
+#define ULP1_PAD_PTA29__PTA29                                     0x0074 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA29__JTAG_TCLK_SWD_CLK                         0x0074 
0x0000 0xa 0x0
+#define ULP1_PAD_PTA29__FXIO0_D13                                 0x0074 
0x0000 0x2 0x0
+#define ULP1_PAD_PTA29__LPSPI1_SOUT                               0x0074 
0xd134 0x3 0x1
+#define ULP1_PAD_PTA29__LPUART3_RTS_B                             0x0074 
0x0000 0x4 0x0
+#define ULP1_PAD_PTA29__LPI2C3_SDA                                0x0074 
0xd1a4 0x5 0x1
+#define ULP1_PAD_PTA29__TPM1_CH0                                  0x0074 
0xd150 0x6 0x2
+#define ULP1_PAD_PTA29__I2S1_TXD3                                 0x0074 
0x0000 0x7 0x0
+#define ULP1_PAD_PTA30__ADC0_CH4A                                 0x0078 
0x0000 0x0 0x0
+#define ULP1_PAD_PTA30__PTA30                                     0x0078 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA30__JTAG_TRST_B                               0x0078 
0x0000 0xa 0x0
+#define ULP1_PAD_PTA30__FXIO0_D14                                 0x0078 
0x0000 0x2 0x0
+#define ULP1_PAD_PTA30__LPSPI1_SCK                                0x0078 
0xd12c 0x3 0x1
+#define ULP1_PAD_PTA30__LPUART3_TX                                0x0078 
0xd224 0x4 0x1
+#define ULP1_PAD_PTA30__LPI2C3_HREQ                               0x0078 
0xd19c 0x5 0x1
+#define ULP1_PAD_PTA30__TPM2_CLKIN                                0x0078 
0xd1f4 0x6 0x2
+#define ULP1_PAD_PTA30__I2S1_TXD0                                 0x0078 
0x0000 0x7 0x0
+#define ULP1_PAD_PTA31_LLWU0_P7__ADC0_CH4B                        0x007c 
0x0000 0x0 0x0
+#define ULP1_PAD_PTA31_LLWU0_P7__PTA31                            0x007c 
0x0000 0x1 0x0
+#define ULP1_PAD_PTA31_LLWU0_P7__LPTMR0_ALT1                      0x007c 
0x0000 0xb 0x0
+#define ULP1_PAD_PTA31_LLWU0_P7__EWM_IN                           0x007c 
0xd228 0xc 0x1
+#define ULP1_PAD_PTA31_LLWU0_P7__LLWU0_P7                         0x007c 
0x0000 0xd 0x0
+#define ULP1_PAD_PTA31_LLWU0_P7__FXIO0_D15                        0x007c 
0x0000 0x2 0x0
+#define ULP1_PAD_PTA31_LLWU0_P7__LPSPI1_PCS0                      0x007c 
0xd11c 0x3 0x2
+#define ULP1_PAD_PTA31_LLWU0_P7__LPUART3_RX                       0x007c 
0xd220 0x4 0x2
+#define ULP1_PAD_PTA31_LLWU0_P7__TPM2_CH0                         0x007c 
0xd158 0x6 0x2
+#define ULP1_PAD_PTA31_LLWU0_P7__I2S1_TXD1                        0x007c 
0x0000 0x7 0x0
+#define ULP1_PAD_PTB0__ADC0_CH0A                                  0x0080 
0x0000 0x0 0x0
+#define ULP1_PAD_PTB0__PTB0                                       0x0080 
0x0000 0x1 0x0
+#define ULP1_PAD_PTB0__CMP1_OUT                                   0x0080 
0x0000 0xb 0x0
+#define ULP1_PAD_PTB0__EWM_OUT_B                                  0x0080 
0x0000 0xc 0x0
+#define ULP1_PAD_PTB0__FXIO0_D16                                  0x0080 
0x0000 0x2 0x0
+#define ULP1_PAD_PTB0__LPSPI0_SIN                                 0x0080 
0xd114 0x3 0x3
+#define ULP1_PAD_PTB0__LPUART0_TX                                 0x0080 
0xd200 0x4 0x3
+#define ULP1_PAD_PTB0__TPM2_CH1                                   0x0080 
0xd15c 0x6 0x2
+#define ULP1_PAD_PTB0__CLKOUT                                     0x0080 
0x0000 0x9 0x0
+#define ULP1_PAD_PTB1_LLWU0_P8__ADC0_CH0B                         0x0084 
0x0000 0x0 0x0
+#define ULP1_PAD_PTB1_LLWU0_P8__PTB1                              0x0084 
0x0000 0x1 0x0
+#define ULP1_PAD_PTB1_LLWU0_P8__RTC_CLKOUT                        0x0084 
0x0000 0xb 0x0
+#define ULP1_PAD_PTB1_LLWU0_P8__EWM_IN                            0x0084 
0xd228 0xc 0x2
+#define ULP1_PAD_PTB1_LLWU0_P8__LLWU0_P8                          0x0084 
0x0000 0xd 0x0
+#define ULP1_PAD_PTB1_LLWU0_P8__FXIO0_D17                         0x0084 
0x0000 0x2 0x0
+#define ULP1_PAD_PTB1_LLWU0_P8__LPSPI0_SOUT                       0x0084 
0xd118 0x3 0x3
+#define ULP1_PAD_PTB1_LLWU0_P8__LPUART0_RX                        0x0084 
0xd1fc 0x4 0x3
+#define ULP1_PAD_PTB1_LLWU0_P8__TPM3_CLKIN                        0x0084 
0xd1b0 0x6 0x3
+#define ULP1_PAD_PTB1_LLWU0_P8__I2S1_TX_BCLK                      0x0084 
0xd1d4 0x7 0x2
+#define ULP1_PAD_PTB2__ADC0_CH1A                                  0x0088 
0x0000 0x0 0x0
+#define ULP1_PAD_PTB2__PTB2                                       0x0088 
0x0000 0x1 0x0
+#define ULP1_PAD_PTB2__TRACE_CLKOUT                               0x0088 
0x0000 0xa 0x0
+#define ULP1_PAD_PTB2__FXIO0_D18                                  0x0088 
0x0000 0x2 0x0
+#define ULP1_PAD_PTB2__LPSPI0_SCK                                 0x0088 
0xd110 0x3 0x3
+#define ULP1_PAD_PTB2__LPUART1_TX                                 0x0088 
0xd20c 0x4 0x3
+#define ULP1_PAD_PTB2__TPM3_CH0                                   0x0088 
0xd160 0x6 0x2
+#define ULP1_PAD_PTB2__I2S1_TX_FS                                 0x0088 
0xd1d8 0x7 0x2
+#define ULP1_PAD_PTB3_LLWU0_P9__ADC0_CH1B                         0x008c 
0x0000 0x0 0x0
+#define ULP1_PAD_PTB3_LLWU0_P9__PTB3                              0x008c 
0x0000 0x1 0x0
+#define ULP1_PAD_PTB3_LLWU0_P9__TRACE_D0                          0x008c 
0x0000 0xa 0x0
+#define ULP1_PAD_PTB3_LLWU0_P9__LPTMR1_ALT2                       0x008c 
0x0000 0xb 0x0
+#define ULP1_PAD_PTB3_LLWU0_P9__LLWU0_P9                          0x008c 
0x0000 0xd 0x0
+#define ULP1_PAD_PTB3_LLWU0_P9__FXIO0_D19                         0x008c 
0x0000 0x2 0x0
+#define ULP1_PAD_PTB3_LLWU0_P9__LPSPI0_PCS0                       0x008c 
0xd100 0x3 0x3
+#define ULP1_PAD_PTB3_LLWU0_P9__LPUART1_RX                        0x008c 
0xd208 0x4 0x3
+#define ULP1_PAD_PTB3_LLWU0_P9__TPM3_CH1                          0x008c 
0xd164 0x6 0x2
+#define ULP1_PAD_PTB3_LLWU0_P9__I2S1_TXD0                         0x008c 
0x0000 0x7 0x0
+#define ULP1_PAD_PTB4__PTB4                                       0x0090 
0x0000 0x1 0x0
+#define ULP1_PAD_PTB4__TRACE_D1                                   0x0090 
0x0000 0xa 0x0
+#define ULP1_PAD_PTB4__BOOTCFG0                                   0x0090 
0x0000 0xd 0x0
+#define ULP1_PAD_PTB4__FXIO0_D20                                  0x0090 
0x0000 0x2 0x0
+#define ULP1_PAD_PTB4__LPSPI0_PCS1                                0x0090 
0xd104 0x3 0x3
+#define ULP1_PAD_PTB4__LPUART2_TX                                 0x0090 
0xd218 0x4 0x3
+#define ULP1_PAD_PTB4__LPI2C0_HREQ                                0x0090 
0xd178 0x5 0x3
+#define ULP1_PAD_PTB4__TPM3_CH2                                   0x0090 
0xd168 0x6 0x2
+#define ULP1_PAD_PTB4__I2S1_TXD1                                  0x0090 
0x0000 0x7 0x0
+#define ULP1_PAD_PTB5__PTB5                                       0x0094 
0x0000 0x1 0x0
+#define ULP1_PAD_PTB5__TRACE_D2                                   0x0094 
0x0000 0xa 0x0
+#define ULP1_PAD_PTB5__BOOTCFG1                                   0x0094 
0x0000 0xd 0x0
+#define ULP1_PAD_PTB5__FXIO0_D21                                  0x0094 
0x0000 0x2 0x0
+#define ULP1_PAD_PTB5__LPSPI0_PCS2                                0x0094 
0xd108 0x3 0x3
+#define ULP1_PAD_PTB5__LPUART2_RX                                 0x0094 
0xd214 0x4 0x3
+#define ULP1_PAD_PTB5__LPI2C1_HREQ                                0x0094 
0xd184 0x5 0x3
+#define ULP1_PAD_PTB5__TPM3_CH3                                   0x0094 
0xd16c 0x6 0x2
+#define ULP1_PAD_PTB5__I2S1_TXD2                                  0x0094 
0x0000 0x7 0x0
+#define ULP1_PAD_PTB6_LLWU0_P10__PTB6                             0x0098 
0x0000 0x1 0x0
+#define ULP1_PAD_PTB6_LLWU0_P10__TRACE_D3                         0x0098 
0x0000 0xa 0x0
+#define ULP1_PAD_PTB6_LLWU0_P10__LPTMR1_ALT3                      0x0098 
0x0000 0xb 0x0
+#define ULP1_PAD_PTB6_LLWU0_P10__LLWU0_P10                        0x0098 
0x0000 0xd 0x0
+#define ULP1_PAD_PTB6_LLWU0_P10__FXIO0_D22                        0x0098 
0x0000 0x2 0x0
+#define ULP1_PAD_PTB6_LLWU0_P10__LPSPI0_PCS3                      0x0098 
0xd10c 0x3 0x3
+#define ULP1_PAD_PTB6_LLWU0_P10__LPUART3_TX                       0x0098 
0xd224 0x4 0x3
+#define ULP1_PAD_PTB6_LLWU0_P10__LPI2C0_SCL                       0x0098 
0xd17c 0x5 0x3
+#define ULP1_PAD_PTB6_LLWU0_P10__TPM3_CH4                         0x0098 
0xd170 0x6 0x2
+#define ULP1_PAD_PTB6_LLWU0_P10__I2S1_TXD3                        0x0098 
0x0000 0x7 0x0
+#define ULP1_PAD_PTB7_LLWU0_P11__PTB7                             0x009c 
0x0000 0x1 0x0
+#define ULP1_PAD_PTB7_LLWU0_P11__CMP1_OUT                         0x009c 
0x0000 0xb 0x0
+#define ULP1_PAD_PTB7_LLWU0_P11__LLWU0_P11                        0x009c 
0x0000 0xd 0x0
+#define ULP1_PAD_PTB7_LLWU0_P11__FXIO0_D23                        0x009c 
0x0000 0x2 0x0
+#define ULP1_PAD_PTB7_LLWU0_P11__LPSPI1_SIN                       0x009c 
0xd130 0x3 0x3
+#define ULP1_PAD_PTB7_LLWU0_P11__LPUART3_RX                       0x009c 
0xd220 0x4 0x3
+#define ULP1_PAD_PTB7_LLWU0_P11__LPI2C0_SDA                       0x009c 
0xd180 0x5 0x3
+#define ULP1_PAD_PTB7_LLWU0_P11__TPM3_CH5                         0x009c 
0xd174 0x6 0x2
+#define ULP1_PAD_PTB7_LLWU0_P11__I2S1_MCLK                        0x009c 
0xd1c8 0x7 0x2
+#define ULP1_PAD_PTB7_LLWU0_P11__QSPIA_SS1_B                      0x009c 
0x0000 0x8 0x0
+#define ULP1_PAD_PTB8__CMP0_IN0A                                  0x00a0 
0x0000 0x0 0x0
+#define ULP1_PAD_PTB8__PTB8                                       0x00a0 
0x0000 0x1 0x0
+#define ULP1_PAD_PTB8__RTC_CLKOUT                                 0x00a0 
0x0000 0xb 0x0
+#define ULP1_PAD_PTB8__FXIO0_D24                                  0x00a0 
0x0000 0x2 0x0
+#define ULP1_PAD_PTB8__LPSPI1_SOUT                                0x00a0 
0xd134 0x3 0x3
+#define ULP1_PAD_PTB8__LPI2C1_SCL                                 0x00a0 
0xd188 0x5 0x3
+#define ULP1_PAD_PTB8__TPM0_CLKIN                                 0x00a0 
0xd1a8 0x6 0x3
+#define ULP1_PAD_PTB8__I2S1_RX_BCLK                               0x00a0 
0xd1cc 0x7 0x2
+#define ULP1_PAD_PTB8__QSPIA_SS0_B                                0x00a0 
0x0000 0x8 0x0
+#define ULP1_PAD_PTB9_LLWU0_P12__CMP0_IN0B                        0x00a4 
0x0000 0x0 0x0
+#define ULP1_PAD_PTB9_LLWU0_P12__PTB9                             0x00a4 
0x0000 0x1 0x0
+#define ULP1_PAD_PTB9_LLWU0_P12__LLWU0_P12                        0x00a4 
0x0000 0xd 0x0
+#define ULP1_PAD_PTB9_LLWU0_P12__FXIO0_D25                        0x00a4 
0x0000 0x2 0x0
+#define ULP1_PAD_PTB9_LLWU0_P12__LPSPI1_SCK                       0x00a4 
0xd12c 0x3 0x3
+#define ULP1_PAD_PTB9_LLWU0_P12__LPI2C1_SDA                       0x00a4 
0xd18c 0x5 0x3
+#define ULP1_PAD_PTB9_LLWU0_P12__TPM0_CH0                         0x00a4 
0xd138 0x6 0x3
+#define ULP1_PAD_PTB9_LLWU0_P12__I2S1_RX_FS                       0x00a4 
0xd1d0 0x7 0x2
+#define ULP1_PAD_PTB9_LLWU0_P12__QSPIA_DQS                        0x00a4 
0x0000 0x8 0x0
+#define ULP1_PAD_PTB10__CMP0_IN1A                                 0x00a8 
0x0000 0x0 0x0
+#define ULP1_PAD_PTB10__PTB10                                     0x00a8 
0x0000 0x1 0x0
+#define ULP1_PAD_PTB10__TRACE_D4                                  0x00a8 
0x0000 0xa 0x0
+#define ULP1_PAD_PTB10__FXIO0_D26                                 0x00a8 
0x0000 0x2 0x0
+#define ULP1_PAD_PTB10__LPSPI1_PCS0                               0x00a8 
0xd11c 0x3 0x3
+#define ULP1_PAD_PTB10__LPI2C2_SCL                                0x00a8 
0xd194 0x5 0x3
+#define ULP1_PAD_PTB10__TPM0_CH1                                  0x00a8 
0xd13c 0x6 0x3
+#define ULP1_PAD_PTB10__I2S1_RXD0                                 0x00a8 
0xd1e4 0x7 0x2
+#define ULP1_PAD_PTB10__QSPIA_DATA7                               0x00a8 
0x0000 0x8 0x0
+#define ULP1_PAD_PTB11__CMP0_IN1B                                 0x00ac 
0x0000 0x0 0x0
+#define ULP1_PAD_PTB11__PTB11                                     0x00ac 
0x0000 0x1 0x0
+#define ULP1_PAD_PTB11__TRACE_D5                                  0x00ac 
0x0000 0xa 0x0
+#define ULP1_PAD_PTB11__FXIO0_D27                                 0x00ac 
0x0000 0x2 0x0
+#define ULP1_PAD_PTB11__LPSPI1_PCS1                               0x00ac 
0xd120 0x3 0x3
+#define ULP1_PAD_PTB11__LPI2C2_SDA                                0x00ac 
0xd198 0x5 0x3
+#define ULP1_PAD_PTB11__TPM1_CLKIN                                0x00ac 
0xd1ac 0x6 0x3
+#define ULP1_PAD_PTB11__I2S1_RXD1                                 0x00ac 
0xd1e8 0x7 0x2
+#define ULP1_PAD_PTB11__QSPIA_DATA6                               0x00ac 
0x0000 0x8 0x0
+#define ULP1_PAD_PTB12__ADC1_CH0A                                 0x00b0 
0x0000 0x0 0x0
+#define ULP1_PAD_PTB12__PTB12                                     0x00b0 
0x0000 0x1 0x0
+#define ULP1_PAD_PTB12__TRACE_D6                                  0x00b0 
0x0000 0xa 0x0
+#define ULP1_PAD_PTB12__FXIO0_D28                                 0x00b0 
0x0000 0x2 0x0
+#define ULP1_PAD_PTB12__LPSPI1_PCS2                               0x00b0 
0xd124 0x3 0x3
+#define ULP1_PAD_PTB12__LPI2C3_SCL                                0x00b0 
0xd1a0 0x5 0x3
+#define ULP1_PAD_PTB12__TPM1_CH0                                  0x00b0 
0xd150 0x6 0x3
+#define ULP1_PAD_PTB12__I2S1_RXD2                                 0x00b0 
0xd1ec 0x7 0x2
+#define ULP1_PAD_PTB12__QSPIA_DATA5                               0x00b0 
0x0000 0x8 0x0
+#define ULP1_PAD_PTB13__ADC1_CH0B                                 0x00b4 
0x0000 0x0 0x0
+#define ULP1_PAD_PTB13__PTB13                                     0x00b4 
0x0000 0x1 0x0
+#define ULP1_PAD_PTB13__TRACE_D7                                  0x00b4 
0x0000 0xa 0x0
+#define ULP1_PAD_PTB13__FXIO0_D29                                 0x00b4 
0x0000 0x2 0x0
+#define ULP1_PAD_PTB13__LPSPI1_PCS3                               0x00b4 
0xd128 0x3 0x3
+#define ULP1_PAD_PTB13__LPI2C3_SDA                                0x00b4 
0xd1a4 0x5 0x3
+#define ULP1_PAD_PTB13__TPM1_CH1                                  0x00b4 
0xd154 0x6 0x3
+#define ULP1_PAD_PTB13__I2S1_RXD3                                 0x00b4 
0xd1f0 0x7 0x2
+#define ULP1_PAD_PTB13__QSPIA_DATA4                               0x00b4 
0x0000 0x8 0x0
+#define ULP1_PAD_PTB14_LLWU0_P13__ADC1_CH1A                       0x00b8 
0x0000 0x0 0x0
+#define ULP1_PAD_PTB14_LLWU0_P13__PTB14                           0x00b8 
0x0000 0x1 0x0
+#define ULP1_PAD_PTB14_LLWU0_P13__LLWU0_P13                       0x00b8 
0x0000 0xd 0x0
+#define ULP1_PAD_PTB14_LLWU0_P13__FXIO0_D30                       0x00b8 
0x0000 0x2 0x0
+#define ULP1_PAD_PTB14_LLWU0_P13__LPI2C2_HREQ                     0x00b8 
0xd190 0x5 0x3
+#define ULP1_PAD_PTB14_LLWU0_P13__TPM2_CLKIN                      0x00b8 
0xd1f4 0x6 0x3
+#define ULP1_PAD_PTB14_LLWU0_P13__QSPIA_SS0_B                     0x00b8 
0x0000 0x8 0x0
+#define ULP1_PAD_PTB14_LLWU0_P13__QSPIA_SCLK_B                    0x00b8 
0x0000 0x9 0x0
+#define ULP1_PAD_PTB15__ADC1_CH1B                                 0x00bc 
0x0000 0x0 0x0
+#define ULP1_PAD_PTB15__PTB15                                     0x00bc 
0x0000 0x1 0x0
+#define ULP1_PAD_PTB15__FXIO0_D31                                 0x00bc 
0x0000 0x2 0x0
+#define ULP1_PAD_PTB15__LPI2C3_HREQ                               0x00bc 
0xd19c 0x5 0x3
+#define ULP1_PAD_PTB15__TPM2_CH0                                  0x00bc 
0xd158 0x6 0x3
+#define ULP1_PAD_PTB15__QSPIA_SCLK                                0x00bc 
0x0000 0x8 0x0
+#define ULP1_PAD_PTB16_LLWU0_P14__ADC0_CH2A                       0x00c0 
0x0000 0x0 0x0
+#define ULP1_PAD_PTB16_LLWU0_P14__PTB16                           0x00c0 
0x0000 0x1 0x0
+#define ULP1_PAD_PTB16_LLWU0_P14__LLWU0_P14                       0x00c0 
0x0000 0xd 0x0
+#define ULP1_PAD_PTB16_LLWU0_P14__TPM2_CH1                        0x00c0 
0xd15c 0x6 0x3
+#define ULP1_PAD_PTB16_LLWU0_P14__QSPIA_DATA3                     0x00c0 
0x0000 0x8 0x0
+#define ULP1_PAD_PTB17__ADC0_CH2B                                 0x00c4 
0x0000 0x0 0x0
+#define ULP1_PAD_PTB17__PTB17                                     0x00c4 
0x0000 0x1 0x0
+#define ULP1_PAD_PTB17__TPM3_CLKIN                                0x00c4 
0xd1b0 0x6 0x2
+#define ULP1_PAD_PTB17__QSPIA_DATA2                               0x00c4 
0x0000 0x8 0x0
+#define ULP1_PAD_PTB18__ADC0_CH3A                                 0x00c8 
0x0000 0x0 0x0
+#define ULP1_PAD_PTB18__PTB18                                     0x00c8 
0x0000 0x1 0x0
+#define ULP1_PAD_PTB18__TPM3_CH0                                  0x00c8 
0xd160 0x6 0x3
+#define ULP1_PAD_PTB18__QSPIA_DATA1                               0x00c8 
0x0000 0x8 0x0
+#define ULP1_PAD_PTB19_LLWU0_P15__ADC0_CH3B                       0x00cc 
0x0000 0x0 0x0
+#define ULP1_PAD_PTB19_LLWU0_P15__PTB19                           0x00cc 
0x0000 0x1 0x0
+#define ULP1_PAD_PTB19_LLWU0_P15__USB0_ID                         0x00cc 
0x0000 0xa 0x0
+#define ULP1_PAD_PTB19_LLWU0_P15__LLWU0_P15                       0x00cc 
0x0000 0xd 0x0
+#define ULP1_PAD_PTB19_LLWU0_P15__TPM3_CH1                        0x00cc 
0xd164 0x6 0x3
+#define ULP1_PAD_PTB19_LLWU0_P15__QSPIA_DATA0                     0x00cc 
0x0000 0x8 0x0
+#define ULP1_PAD_PTC0__PTC0                                       0x0000 
0x0000 0x1 0x0
+#define ULP1_PAD_PTC0__TRACE_D15                                  0x0000 
0x0000 0xa 0x0
+#define ULP1_PAD_PTC0__LPUART4_CTS_B                              0x0000 
0x0244 0x4 0x1
+#define ULP1_PAD_PTC0__LPI2C4_SCL                                 0x0000 
0x0278 0x5 0x1
+#define ULP1_PAD_PTC0__TPM4_CLKIN                                 0x0000 
0x0298 0x6 0x1
+#define ULP1_PAD_PTC0__FB_AD0                                     0x0000 
0x0000 0x9 0x0
+#define ULP1_PAD_PTC1__PTC1                                       0x0004 
0x0000 0x1 0x0
+#define ULP1_PAD_PTC1__TRACE_D14                                  0x0004 
0x0000 0xa 0x0
+#define ULP1_PAD_PTC1__LPUART4_RTS_B                              0x0004 
0x0000 0x4 0x0
+#define ULP1_PAD_PTC1__LPI2C4_SDA                                 0x0004 
0x027c 0x5 0x1
+#define ULP1_PAD_PTC1__TPM4_CH0                                   0x0004 
0x0280 0x6 0x1
+#define ULP1_PAD_PTC1__FB_AD1                                     0x0004 
0x0000 0x9 0x0
+#define ULP1_PAD_PTC2__PTC2                                       0x0008 
0x0000 0x1 0x0
+#define ULP1_PAD_PTC2__TRACE_D13                                  0x0008 
0x0000 0xa 0x0
+#define ULP1_PAD_PTC2__LPUART4_TX                                 0x0008 
0x024c 0x4 0x1
+#define ULP1_PAD_PTC2__LPI2C4_HREQ                                0x0008 
0x0274 0x5 0x1
+#define ULP1_PAD_PTC2__TPM4_CH1                                   0x0008 
0x0284 0x6 0x1
+#define ULP1_PAD_PTC2__FB_AD2                                     0x0008 
0x0000 0x9 0x0
+#define ULP1_PAD_PTC3__PTC3                                       0x000c 
0x0000 0x1 0x0
+#define ULP1_PAD_PTC3__TRACE_D12                                  0x000c 
0x0000 0xa 0x0
+#define ULP1_PAD_PTC3__LPUART4_RX                                 0x000c 
0x0248 0x4 0x1
+#define ULP1_PAD_PTC3__TPM4_CH2                                   0x000c 
0x0288 0x6 0x1
+#define ULP1_PAD_PTC3__FB_AD3                                     0x000c 
0x0000 0x9 0x0
+#define ULP1_PAD_PTC4__PTC4                                       0x0010 
0x0000 0x1 0x0
+#define ULP1_PAD_PTC4__TRACE_D11                                  0x0010 
0x0000 0xa 0x0
+#define ULP1_PAD_PTC4__FXIO1_D0                                   0x0010 
0x0204 0x2 0x1
+#define ULP1_PAD_PTC4__LPSPI2_PCS1                                0x0010 
0x02a0 0x3 0x1
+#define ULP1_PAD_PTC4__LPUART5_CTS_B                              0x0010 
0x0250 0x4 0x1
+#define ULP1_PAD_PTC4__LPI2C5_SCL                                 0x0010 
0x02bc 0x5 0x1
+#define ULP1_PAD_PTC4__TPM4_CH3                                   0x0010 
0x028c 0x6 0x1
+#define ULP1_PAD_PTC4__FB_AD4                                     0x0010 
0x0000 0x9 0x0
+#define ULP1_PAD_PTC5__PTC5                                       0x0014 
0x0000 0x1 0x0
+#define ULP1_PAD_PTC5__TRACE_D10                                  0x0014 
0x0000 0xa 0x0
+#define ULP1_PAD_PTC5__FXIO1_D1                                   0x0014 
0x0208 0x2 0x1
+#define ULP1_PAD_PTC5__LPSPI2_PCS2                                0x0014 
0x02a4 0x3 0x1
+#define ULP1_PAD_PTC5__LPUART5_RTS_B                              0x0014 
0x0000 0x4 0x0
+#define ULP1_PAD_PTC5__LPI2C5_SDA                                 0x0014 
0x02c0 0x5 0x1
+#define ULP1_PAD_PTC5__TPM4_CH4                                   0x0014 
0x0290 0x6 0x1
+#define ULP1_PAD_PTC5__FB_AD5                                     0x0014 
0x0000 0x9 0x0
+#define ULP1_PAD_PTC6__PTC6                                       0x0018 
0x0000 0x1 0x0
+#define ULP1_PAD_PTC6__TRACE_D9                                   0x0018 
0x0000 0xa 0x0
+#define ULP1_PAD_PTC6__FXIO1_D2                                   0x0018 
0x020c 0x2 0x1
+#define ULP1_PAD_PTC6__LPSPI2_PCS3                                0x0018 
0x02a8 0x3 0x1
+#define ULP1_PAD_PTC6__LPUART5_TX                                 0x0018 
0x0258 0x4 0x1
+#define ULP1_PAD_PTC6__LPI2C5_HREQ                                0x0018 
0x02b8 0x5 0x1
+#define ULP1_PAD_PTC6__TPM4_CH5                                   0x0018 
0x0294 0x6 0x1
+#define ULP1_PAD_PTC6__FB_AD6                                     0x0018 
0x0000 0x9 0x0
+#define ULP1_PAD_PTC7__PTC7                                       0x001c 
0x0000 0x1 0x0
+#define ULP1_PAD_PTC7__TRACE_D8                                   0x001c 
0x0000 0xa 0x0
+#define ULP1_PAD_PTC7__FXIO1_D3                                   0x001c 
0x0210 0x2 0x1
+#define ULP1_PAD_PTC7__LPUART5_RX                                 0x001c 
0x0254 0x4 0x1
+#define ULP1_PAD_PTC7__TPM5_CH1                                   0x001c 
0x02c8 0x6 0x1
+#define ULP1_PAD_PTC7__FB_AD7                                     0x001c 
0x0000 0x9 0x0
+#define ULP1_PAD_PTC8__PTC8                                       0x0020 
0x0000 0x1 0x0
+#define ULP1_PAD_PTC8__TRACE_D7                                   0x0020 
0x0000 0xa 0x0
+#define ULP1_PAD_PTC8__FXIO1_D4                                   0x0020 
0x0214 0x2 0x1
+#define ULP1_PAD_PTC8__LPSPI2_SIN                                 0x0020 
0x02b0 0x3 0x1
+#define ULP1_PAD_PTC8__LPUART6_CTS_B                              0x0020 
0x025c 0x4 0x1
+#define ULP1_PAD_PTC8__LPI2C6_SCL                                 0x0020 
0x02fc 0x5 0x1
+#define ULP1_PAD_PTC8__TPM5_CLKIN                                 0x0020 
0x02cc 0x6 0x1
+#define ULP1_PAD_PTC8__FB_AD8                                     0x0020 
0x0000 0x9 0x0
+#define ULP1_PAD_PTC9__PTC9                                       0x0024 
0x0000 0x1 0x0
+#define ULP1_PAD_PTC9__TRACE_D6                                   0x0024 
0x0000 0xa 0x0
+#define ULP1_PAD_PTC9__FXIO1_D5                                   0x0024 
0x0218 0x2 0x1
+#define ULP1_PAD_PTC9__LPSPI2_SOUT                                0x0024 
0x02b4 0x3 0x1
+#define ULP1_PAD_PTC9__LPUART6_RTS_B                              0x0024 
0x0000 0x4 0x0
+#define ULP1_PAD_PTC9__LPI2C6_SDA                                 0x0024 
0x0300 0x5 0x1
+#define ULP1_PAD_PTC9__TPM5_CH0                                   0x0024 
0x02c4 0x6 0x1
+#define ULP1_PAD_PTC9__FB_AD9                                     0x0024 
0x0000 0x9 0x0
+#define ULP1_PAD_PTC10__PTC10                                     0x0028 
0x0000 0x1 0x0
+#define ULP1_PAD_PTC10__TRACE_D5                                  0x0028 
0x0000 0xa 0x0
+#define ULP1_PAD_PTC10__FXIO1_D6                                  0x0028 
0x021c 0x2 0x1
+#define ULP1_PAD_PTC10__LPSPI2_SCK                                0x0028 
0x02ac 0x3 0x1
+#define ULP1_PAD_PTC10__LPUART6_TX                                0x0028 
0x0264 0x4 0x1
+#define ULP1_PAD_PTC10__LPI2C6_HREQ                               0x0028 
0x02f8 0x5 0x1
+#define ULP1_PAD_PTC10__TPM7_CH3                                  0x0028 
0x02e8 0x6 0x1
+#define ULP1_PAD_PTC10__FB_AD10                                   0x0028 
0x0000 0x9 0x0
+#define ULP1_PAD_PTC11__PTC11                                     0x002c 
0x0000 0x1 0x0
+#define ULP1_PAD_PTC11__TRACE_D4                                  0x002c 
0x0000 0xa 0x0
+#define ULP1_PAD_PTC11__FXIO1_D7                                  0x002c 
0x0220 0x2 0x1
+#define ULP1_PAD_PTC11__LPSPI2_PCS0                               0x002c 
0x029c 0x3 0x1
+#define ULP1_PAD_PTC11__LPUART6_RX                                0x002c 
0x0260 0x4 0x1
+#define ULP1_PAD_PTC11__TPM7_CH4                                  0x002c 
0x02ec 0x6 0x1
+#define ULP1_PAD_PTC11__FB_AD11                                   0x002c 
0x0000 0x9 0x0
+#define ULP1_PAD_PTC12__PTC12                                     0x0030 
0x0000 0x1 0x0
+#define ULP1_PAD_PTC12__TRACE_D3                                  0x0030 
0x0000 0xa 0x0
+#define ULP1_PAD_PTC12__FXIO1_D8                                  0x0030 
0x0224 0x2 0x1
+#define ULP1_PAD_PTC12__LPSPI3_PCS1                               0x0030 
0x0314 0x3 0x1
+#define ULP1_PAD_PTC12__LPUART7_CTS_B                             0x0030 
0x0268 0x4 0x1
+#define ULP1_PAD_PTC12__LPI2C7_SCL                                0x0030 
0x0308 0x5 0x1
+#define ULP1_PAD_PTC12__TPM7_CH5                                  0x0030 
0x02f0 0x6 0x1
+#define ULP1_PAD_PTC12__FB_AD12                                   0x0030 
0x0000 0x9 0x0
+#define ULP1_PAD_PTC13__PTC13                                     0x0034 
0x0000 0x1 0x0
+#define ULP1_PAD_PTC13__TRACE_D2                                  0x0034 
0x0000 0xa 0x0
+#define ULP1_PAD_PTC13__FXIO1_D9                                  0x0034 
0x0228 0x2 0x1
+#define ULP1_PAD_PTC13__LPSPI3_PCS2                               0x0034 
0x0318 0x3 0x1
+#define ULP1_PAD_PTC13__LPUART7_RTS_B                             0x0034 
0x0000 0x4 0x0
+#define ULP1_PAD_PTC13__LPI2C7_SDA                                0x0034 
0x030c 0x5 0x1
+#define ULP1_PAD_PTC13__TPM7_CLKIN                                0x0034 
0x02f4 0x6 0x1
+#define ULP1_PAD_PTC13__FB_AD13                                   0x0034 
0x0000 0x9 0x0
+#define ULP1_PAD_PTC14__PTC14                                     0x0038 
0x0000 0x1 0x0
+#define ULP1_PAD_PTC14__TRACE_D1                                  0x0038 
0x0000 0xa 0x0
+#define ULP1_PAD_PTC14__FXIO1_D10                                 0x0038 
0x022c 0x2 0x1
+#define ULP1_PAD_PTC14__LPSPI3_PCS3                               0x0038 
0x031c 0x3 0x1
+#define ULP1_PAD_PTC14__LPUART7_TX                                0x0038 
0x0270 0x4 0x1
+#define ULP1_PAD_PTC14__LPI2C7_HREQ                               0x0038 
0x0304 0x5 0x1
+#define ULP1_PAD_PTC14__TPM7_CH0                                  0x0038 
0x02dc 0x6 0x1
+#define ULP1_PAD_PTC14__FB_AD14                                   0x0038 
0x0000 0x9 0x0
+#define ULP1_PAD_PTC15__PTC15                                     0x003c 
0x0000 0x1 0x0
+#define ULP1_PAD_PTC15__TRACE_D0                                  0x003c 
0x0000 0xa 0x0
+#define ULP1_PAD_PTC15__FXIO1_D11                                 0x003c 
0x0230 0x2 0x1
+#define ULP1_PAD_PTC15__LPUART7_RX                                0x003c 
0x026c 0x4 0x1
+#define ULP1_PAD_PTC15__TPM7_CH1                                  0x003c 
0x02e0 0x6 0x1
+#define ULP1_PAD_PTC15__FB_AD15                                   0x003c 
0x0000 0x9 0x0
+#define ULP1_PAD_PTC16__PTC16                                     0x0040 
0x0000 0x1 0x0
+#define ULP1_PAD_PTC16__TRACE_CLKOUT                              0x0040 
0x0000 0xa 0x0
+#define ULP1_PAD_PTC16__FXIO1_D12                                 0x0040 
0x0234 0x2 0x1
+#define ULP1_PAD_PTC16__LPSPI3_SIN                                0x0040 
0x0324 0x3 0x1
+#define ULP1_PAD_PTC16__TPM7_CH2                                  0x0040 
0x02e4 0x6 0x1
+#define ULP1_PAD_PTC16__FB_ALE_FB_CS1_B_FB_TS_B                   0x0040 
0x0000 0x9 0x0
+#define ULP1_PAD_PTC17__PTC17                                     0x0044 
0x0000 0x1 0x0
+#define ULP1_PAD_PTC17__FXIO1_D13                                 0x0044 
0x0238 0x2 0x1
+#define ULP1_PAD_PTC17__LPSPI3_SOUT                               0x0044 
0x0328 0x3 0x1
+#define ULP1_PAD_PTC17__TPM6_CLKIN                                0x0044 
0x02d8 0x6 0x1
+#define ULP1_PAD_PTC17__FB_CS0_B                                  0x0044 
0x0000 0x9 0x0
+#define ULP1_PAD_PTC18__PTC18                                     0x0048 
0x0000 0x1 0x0
+#define ULP1_PAD_PTC18__FXIO1_D14                                 0x0048 
0x023c 0x2 0x1
+#define ULP1_PAD_PTC18__LPSPI3_SCK                                0x0048 
0x0320 0x3 0x1
+#define ULP1_PAD_PTC18__TPM6_CH0                                  0x0048 
0x02d0 0x6 0x1
+#define ULP1_PAD_PTC18__FB_OE_B                                   0x0048 
0x0000 0x9 0x0
+#define ULP1_PAD_PTC19__PTC19                                     0x004c 
0x0000 0x1 0x0
+#define ULP1_PAD_PTC19__FXIO1_D15                                 0x004c 
0x0240 0x2 0x1
+#define ULP1_PAD_PTC19__LPSPI3_PCS0                               0x004c 
0x0310 0x3 0x1
+#define ULP1_PAD_PTC19__TPM6_CH1                                  0x004c 
0x02d4 0x6 0x1
+#define ULP1_PAD_PTC19__FB_A16                                    0x004c 
0x0000 0x9 0x0
+#define ULP1_PAD_PTD0__PTD0                                       0x0080 
0x0000 0x1 0x0
+#define ULP1_PAD_PTD0__SDHC0_RESET_B                              0x0080 
0x0000 0x8 0x0
+#define ULP1_PAD_PTD1__PTD1                                       0x0084 
0x0000 0x1 0x0
+#define ULP1_PAD_PTD1__SDHC0_CMD                                  0x0084 
0x0000 0x8 0x0
+#define ULP1_PAD_PTD2__PTD2                                       0x0088 
0x0000 0x1 0x0
+#define ULP1_PAD_PTD2__SDHC0_CLK                                  0x0088 
0x0000 0x8 0x0
+#define ULP1_PAD_PTD3__PTD3                                       0x008c 
0x0000 0x1 0x0
+#define ULP1_PAD_PTD3__SDHC0_D7                                   0x008c 
0x0000 0x8 0x0
+#define ULP1_PAD_PTD4__PTD4                                       0x0090 
0x0000 0x1 0x0
+#define ULP1_PAD_PTD4__SDHC0_D6                                   0x0090 
0x0000 0x8 0x0
+#define ULP1_PAD_PTD5__PTD5                                       0x0094 
0x0000 0x1 0x0
+#define ULP1_PAD_PTD5__SDHC0_D5                                   0x0094 
0x0000 0x8 0x0
+#define ULP1_PAD_PTD6__PTD6                                       0x0098 
0x0000 0x1 0x0
+#define ULP1_PAD_PTD6__SDHC0_D4                                   0x0098 
0x0000 0x8 0x0
+#define ULP1_PAD_PTD7__PTD7                                       0x009c 
0x0000 0x1 0x0
+#define ULP1_PAD_PTD7__SDHC0_D3                                   0x009c 
0x0000 0x8 0x0
+#define ULP1_PAD_PTD8__PTD8                                       0x00a0 
0x0000 0x1 0x0
+#define ULP1_PAD_PTD8__TPM4_CLKIN                                 0x00a0 
0x0298 0x6 0x2
+#define ULP1_PAD_PTD8__SDHC0_D2                                   0x00a0 
0x0000 0x8 0x0
+#define ULP1_PAD_PTD9__PTD9                                       0x00a4 
0x0000 0x1 0x0
+#define ULP1_PAD_PTD9__TPM4_CH0                                   0x00a4 
0x0280 0x6 0x2
+#define ULP1_PAD_PTD9__SDHC0_D1                                   0x00a4 
0x0000 0x8 0x0
+#define ULP1_PAD_PTD10__PTD10                                     0x00a8 
0x0000 0x1 0x0
+#define ULP1_PAD_PTD10__TPM4_CH1                                  0x00a8 
0x0284 0x6 0x2
+#define ULP1_PAD_PTD10__SDHC0_D0                                  0x00a8 
0x0000 0x8 0x0
+#define ULP1_PAD_PTD11__PTD11                                     0x00ac 
0x0000 0x1 0x0
+#define ULP1_PAD_PTD11__TPM4_CH2                                  0x00ac 
0x0288 0x6 0x2
+#define ULP1_PAD_PTD11__SDHC0_DQS                                 0x00ac 
0x0000 0x8 0x0
+#define ULP1_PAD_PTE0__PTE0                                       0x0100 
0x0000 0x1 0x0
+#define ULP1_PAD_PTE0__FXIO1_D31                                  0x0100 
0x0000 0x2 0x0
+#define ULP1_PAD_PTE0__LPSPI2_PCS1                                0x0100 
0x02a0 0x3 0x2
+#define ULP1_PAD_PTE0__LPUART4_CTS_B                              0x0100 
0x0244 0x4 0x2
+#define ULP1_PAD_PTE0__LPI2C4_SCL                                 0x0100 
0x0278 0x5 0x2
+#define ULP1_PAD_PTE0__SDHC1_D1                                   0x0100 
0x0000 0x8 0x0
+#define ULP1_PAD_PTE0__FB_A25                                     0x0100 
0x0000 0x9 0x0
+#define ULP1_PAD_PTE1__PTE1                                       0x0104 
0x0000 0x1 0x0
+#define ULP1_PAD_PTE1__FXIO1_D30                                  0x0104 
0x0000 0x2 0x0
+#define ULP1_PAD_PTE1__LPSPI2_PCS2                                0x0104 
0x02a4 0x3 0x2
+#define ULP1_PAD_PTE1__LPUART4_RTS_B                              0x0104 
0x0000 0x4 0x0
+#define ULP1_PAD_PTE1__LPI2C4_SDA                                 0x0104 
0x027c 0x5 0x2
+#define ULP1_PAD_PTE1__SDHC1_D0                                   0x0104 
0x0000 0x8 0x0
+#define ULP1_PAD_PTE1__FB_A26                                     0x0104 
0x0000 0x9 0x0
+#define ULP1_PAD_PTE2__PTE2                                       0x0108 
0x0000 0x1 0x0
+#define ULP1_PAD_PTE2__FXIO1_D29                                  0x0108 
0x0000 0x2 0x0
+#define ULP1_PAD_PTE2__LPSPI2_PCS3                                0x0108 
0x02a8 0x3 0x2
+#define ULP1_PAD_PTE2__LPUART4_TX                                 0x0108 
0x024c 0x4 0x2
+#define ULP1_PAD_PTE2__LPI2C4_HREQ                                0x0108 
0x0274 0x5 0x2
+#define ULP1_PAD_PTE2__SDHC1_CLK                                  0x0108 
0x0000 0x8 0x0
+#define ULP1_PAD_PTE3__PTE3                                       0x010c 
0x0000 0x1 0x0
+#define ULP1_PAD_PTE3__FXIO1_D28                                  0x010c 
0x0000 0x2 0x0
+#define ULP1_PAD_PTE3__LPUART4_RX                                 0x010c 
0x0248 0x4 0x2
+#define ULP1_PAD_PTE3__TPM5_CH1                                   0x010c 
0x02c8 0x6 0x2
+#define ULP1_PAD_PTE3__SDHC1_CMD                                  0x010c 
0x0000 0x8 0x0
+#define ULP1_PAD_PTE4__PTE4                                       0x0110 
0x0000 0x1 0x0
+#define ULP1_PAD_PTE4__FXIO1_D27                                  0x0110 
0x0000 0x2 0x0
+#define ULP1_PAD_PTE4__LPSPI2_SIN                                 0x0110 
0x02b0 0x3 0x2
+#define ULP1_PAD_PTE4__LPUART5_CTS_B                              0x0110 
0x0250 0x4 0x2
+#define ULP1_PAD_PTE4__LPI2C5_SCL                                 0x0110 
0x02bc 0x5 0x2
+#define ULP1_PAD_PTE4__TPM5_CLKIN                                 0x0110 
0x02cc 0x6 0x2
+#define ULP1_PAD_PTE4__SDHC1_D3                                   0x0110 
0x0000 0x8 0x0
+#define ULP1_PAD_PTE5__PTE5                                       0x0114 
0x0000 0x1 0x0
+#define ULP1_PAD_PTE5__FXIO1_D26                                  0x0114 
0x0000 0x2 0x0
+#define ULP1_PAD_PTE5__LPSPI2_SOUT                                0x0114 
0x02b4 0x3 0x2
+#define ULP1_PAD_PTE5__LPUART5_RTS_B                              0x0114 
0x0000 0x4 0x0
+#define ULP1_PAD_PTE5__LPI2C5_SDA                                 0x0114 
0x02c0 0x5 0x2
+#define ULP1_PAD_PTE5__TPM5_CH0                                   0x0114 
0x02c4 0x6 0x2
+#define ULP1_PAD_PTE5__SDHC1_D2                                   0x0114 
0x0000 0x8 0x0
+#define ULP1_PAD_PTE6__PTE6                                       0x0118 
0x0000 0x1 0x0
+#define ULP1_PAD_PTE6__FXIO1_D25                                  0x0118 
0x0000 0x2 0x0
+#define ULP1_PAD_PTE6__LPSPI2_SCK                                 0x0118 
0x02ac 0x3 0x2
+#define ULP1_PAD_PTE6__LPUART5_TX                                 0x0118 
0x0258 0x4 0x2
+#define ULP1_PAD_PTE6__LPI2C5_HREQ                                0x0118 
0x02b8 0x5 0x2
+#define ULP1_PAD_PTE6__TPM7_CH3                                   0x0118 
0x02e8 0x6 0x2
+#define ULP1_PAD_PTE6__SDHC1_D4                                   0x0118 
0x0000 0x8 0x0
+#define ULP1_PAD_PTE6__FB_A17                                     0x0118 
0x0000 0x9 0x0
+#define ULP1_PAD_PTE7__PTE7                                       0x011c 
0x0000 0x1 0x0
+#define ULP1_PAD_PTE7__TRACE_D7                                   0x011c 
0x0000 0xa 0x0
+#define ULP1_PAD_PTE7__VIU_FID                                    0x011c 
0x0000 0xc 0x0
+#define ULP1_PAD_PTE7__FXIO1_D24                                  0x011c 
0x0000 0x2 0x0
+#define ULP1_PAD_PTE7__LPSPI2_PCS0                                0x011c 
0x029c 0x3 0x2
+#define ULP1_PAD_PTE7__LPUART5_RX                                 0x011c 
0x0254 0x4 0x2
+#define ULP1_PAD_PTE7__TPM7_CH4                                   0x011c 
0x02ec 0x6 0x2
+#define ULP1_PAD_PTE7__SDHC1_D5                                   0x011c 
0x0000 0x8 0x0
+#define ULP1_PAD_PTE7__FB_A18                                     0x011c 
0x0000 0x9 0x0
+#define ULP1_PAD_PTE8__PTE8                                       0x0120 
0x0000 0x1 0x0
+#define ULP1_PAD_PTE8__TRACE_D6                                   0x0120 
0x0000 0xa 0x0
+#define ULP1_PAD_PTE8__VIU_D16                                    0x0120 
0x0000 0xc 0x0
+#define ULP1_PAD_PTE8__FXIO1_D23                                  0x0120 
0x0000 0x2 0x0
+#define ULP1_PAD_PTE8__LPSPI3_PCS1                                0x0120 
0x0314 0x3 0x2
+#define ULP1_PAD_PTE8__LPUART6_CTS_B                              0x0120 
0x025c 0x4 0x2
+#define ULP1_PAD_PTE8__LPI2C6_SCL                                 0x0120 
0x02fc 0x5 0x2
+#define ULP1_PAD_PTE8__TPM7_CH5                                   0x0120 
0x02f0 0x6 0x2
+#define ULP1_PAD_PTE8__SDHC1_WP                                   0x0120 
0x0200 0x7 0x1
+#define ULP1_PAD_PTE8__SDHC1_D6                                   0x0120 
0x0000 0x8 0x0
+#define ULP1_PAD_PTE8__FB_CS3_B_FB_BE7_0_BLS31_24_B               0x0120 
0x0000 0x9 0x0
+#define ULP1_PAD_PTE9__PTE9                                       0x0124 
0x0000 0x1 0x0
+#define ULP1_PAD_PTE9__TRACE_D5                                   0x0124 
0x0000 0xa 0x0
+#define ULP1_PAD_PTE9__VIU_D17                                    0x0124 
0x0000 0xc 0x0
+#define ULP1_PAD_PTE9__FXIO1_D22                                  0x0124 
0x0000 0x2 0x0
+#define ULP1_PAD_PTE9__LPSPI3_PCS2                                0x0124 
0x0318 0x3 0x2
+#define ULP1_PAD_PTE9__LPUART6_RTS_B                              0x0124 
0x0000 0x4 0x0
+#define ULP1_PAD_PTE9__LPI2C6_SDA                                 0x0124 
0x0300 0x5 0x2
+#define ULP1_PAD_PTE9__TPM7_CLKIN                                 0x0124 
0x02f4 0x6 0x2
+#define ULP1_PAD_PTE9__SDHC1_CD                                   0x0124 
0x032c 0x7 0x1
+#define ULP1_PAD_PTE9__SDHC1_D7                                   0x0124 
0x0000 0x8 0x0
+#define ULP1_PAD_PTE9__FB_TBST_B_FB_CS2_B_FB_BE15_8_BLS23_16_B    0x0124 
0x0000 0x9 0x0
+#define ULP1_PAD_PTE10__PTE10                                     0x0128 
0x0000 0x1 0x0
+#define ULP1_PAD_PTE10__TRACE_D4                                  0x0128 
0x0000 0xa 0x0
+#define ULP1_PAD_PTE10__VIU_D18                                   0x0128 
0x0000 0xc 0x0
+#define ULP1_PAD_PTE10__FXIO1_D21                                 0x0128 
0x0000 0x2 0x0
+#define ULP1_PAD_PTE10__LPSPI3_PCS3                               0x0128 
0x031c 0x3 0x2
+#define ULP1_PAD_PTE10__LPUART6_TX                                0x0128 
0x0264 0x4 0x2
+#define ULP1_PAD_PTE10__LPI2C6_HREQ                               0x0128 
0x02f8 0x5 0x2
+#define ULP1_PAD_PTE10__TPM7_CH0                                  0x0128 
0x02dc 0x6 0x2
+#define ULP1_PAD_PTE10__SDHC1_VS                                  0x0128 
0x0000 0x7 0x0
+#define ULP1_PAD_PTE10__SDHC1_DQS                                 0x0128 
0x0000 0x8 0x0
+#define ULP1_PAD_PTE10__FB_A19                                    0x0128 
0x0000 0x9 0x0
+#define ULP1_PAD_PTE11__PTE11                                     0x012c 
0x0000 0x1 0x0
+#define ULP1_PAD_PTE11__TRACE_D3                                  0x012c 
0x0000 0xa 0x0
+#define ULP1_PAD_PTE11__VIU_D19                                   0x012c 
0x0000 0xc 0x0
+#define ULP1_PAD_PTE11__FXIO1_D20                                 0x012c 
0x0000 0x2 0x0
+#define ULP1_PAD_PTE11__LPUART6_RX                                0x012c 
0x0260 0x4 0x2
+#define ULP1_PAD_PTE11__TPM7_CH1                                  0x012c 
0x02e0 0x6 0x2
+#define ULP1_PAD_PTE11__SDHC1_RESET_B                             0x012c 
0x0000 0x8 0x0
+#define ULP1_PAD_PTE11__FB_A20                                    0x012c 
0x0000 0x9 0x0
+#define ULP1_PAD_PTE12__PTE12                                     0x0130 
0x0000 0x1 0x0
+#define ULP1_PAD_PTE12__TRACE_D2                                  0x0130 
0x0000 0xa 0x0
+#define ULP1_PAD_PTE12__VIU_D20                                   0x0130 
0x0000 0xc 0x0
+#define ULP1_PAD_PTE12__FXIO1_D19                                 0x0130 
0x0000 0x2 0x0
+#define ULP1_PAD_PTE12__LPSPI3_SIN                                0x0130 
0x0324 0x3 0x2
+#define ULP1_PAD_PTE12__LPUART7_CTS_B                             0x0130 
0x0268 0x4 0x2
+#define ULP1_PAD_PTE12__LPI2C7_SCL                                0x0130 
0x0308 0x5 0x2
+#define ULP1_PAD_PTE12__TPM7_CH2                                  0x0130 
0x02e4 0x6 0x2
+#define ULP1_PAD_PTE12__SDHC1_WP                                  0x0130 
0x0200 0x8 0x2
+#define ULP1_PAD_PTE12__FB_A21                                    0x0130 
0x0000 0x9 0x0
+#define ULP1_PAD_PTE13__PTE13                                     0x0134 
0x0000 0x1 0x0
+#define ULP1_PAD_PTE13__TRACE_D1                                  0x0134 
0x0000 0xa 0x0
+#define ULP1_PAD_PTE13__VIU_D21                                   0x0134 
0x0000 0xc 0x0
+#define ULP1_PAD_PTE13__FXIO1_D18                                 0x0134 
0x0000 0x2 0x0
+#define ULP1_PAD_PTE13__LPSPI3_SOUT                               0x0134 
0x0328 0x3 0x2
+#define ULP1_PAD_PTE13__LPUART7_RTS_B                             0x0134 
0x0000 0x4 0x0
+#define ULP1_PAD_PTE13__LPI2C7_SDA                                0x0134 
0x030c 0x5 0x2
+#define ULP1_PAD_PTE13__TPM6_CLKIN                                0x0134 
0x02d8 0x6 0x2
+#define ULP1_PAD_PTE13__SDHC1_CD                                  0x0134 
0x032c 0x8 0x2
+#define ULP1_PAD_PTE13__FB_A22                                    0x0134 
0x0000 0x9 0x0
+#define ULP1_PAD_PTE14__PTE14                                     0x0138 
0x0000 0x1 0x0
+#define ULP1_PAD_PTE14__TRACE_D0                                  0x0138 
0x0000 0xa 0x0
+#define ULP1_PAD_PTE14__VIU_D22                                   0x0138 
0x0000 0xc 0x0
+#define ULP1_PAD_PTE14__FXIO1_D17                                 0x0138 
0x0000 0x2 0x0
+#define ULP1_PAD_PTE14__LPSPI3_SCK                                0x0138 
0x0320 0x3 0x2
+#define ULP1_PAD_PTE14__LPUART7_TX                                0x0138 
0x0270 0x4 0x2
+#define ULP1_PAD_PTE14__LPI2C7_HREQ                               0x0138 
0x0304 0x5 0x2
+#define ULP1_PAD_PTE14__TPM6_CH0                                  0x0138 
0x02d0 0x6 0x2
+#define ULP1_PAD_PTE14__SDHC1_VS                                  0x0138 
0x0000 0x8 0x0
+#define ULP1_PAD_PTE14__FB_A23                                    0x0138 
0x0000 0x9 0x0
+#define ULP1_PAD_PTE15__PTE15                                     0x013c 
0x0000 0x1 0x0
+#define ULP1_PAD_PTE15__TRACE_CLKOUT                              0x013c 
0x0000 0xa 0x0
+#define ULP1_PAD_PTE15__VIU_D23                                   0x013c 
0x0000 0xc 0x0
+#define ULP1_PAD_PTE15__FXIO1_D16                                 0x013c 
0x0000 0x2 0x0
+#define ULP1_PAD_PTE15__LPSPI3_PCS0                               0x013c 
0x0310 0x3 0x2
+#define ULP1_PAD_PTE15__LPUART7_RX                                0x013c 
0x026c 0x4 0x2
+#define ULP1_PAD_PTE15__TPM6_CH1                                  0x013c 
0x02d4 0x6 0x2
+#define ULP1_PAD_PTE15__FB_A24                                    0x013c 
0x0000 0x9 0x0
+#define ULP1_PAD_PTF0__PTF0                                       0x0180 
0x0000 0x1 0x0
+#define ULP1_PAD_PTF0__VIU_DE                                     0x0180 
0x0000 0xc 0x0
+#define ULP1_PAD_PTF0__LPUART4_CTS_B                              0x0180 
0x0244 0x4 0x3
+#define ULP1_PAD_PTF0__LPI2C4_SCL                                 0x0180 
0x0278 0x5 0x3
+#define ULP1_PAD_PTF0__TPM4_CLKIN                                 0x0180 
0x0298 0x6 0x3
+#define ULP1_PAD_PTF0__FB_RW_B                                    0x0180 
0x0000 0x9 0x0
+#define ULP1_PAD_PTF1__PTF1                                       0x0184 
0x0000 0x1 0x0
+#define ULP1_PAD_PTF1__VIU_HSYNC                                  0x0184 
0x0000 0xc 0x0
+#define ULP1_PAD_PTF1__LPUART4_RTS_B                              0x0184 
0x0000 0x4 0x0
+#define ULP1_PAD_PTF1__LPI2C4_SDA                                 0x0184 
0x027c 0x5 0x3
+#define ULP1_PAD_PTF1__TPM4_CH0                                   0x0184 
0x0280 0x6 0x3
+#define ULP1_PAD_PTF1__CLKOUT                                     0x0184 
0x0000 0x9 0x0
+#define ULP1_PAD_PTF2__PTF2                                       0x0188 
0x0000 0x1 0x0
+#define ULP1_PAD_PTF2__VIU_VSYNC                                  0x0188 
0x0000 0xc 0x0
+#define ULP1_PAD_PTF2__LPUART4_TX                                 0x0188 
0x024c 0x4 0x3
+#define ULP1_PAD_PTF2__LPI2C4_HREQ                                0x0188 
0x0274 0x5 0x3
+#define ULP1_PAD_PTF2__TPM4_CH1                                   0x0188 
0x0284 0x6 0x3
+#define ULP1_PAD_PTF2__FB_TSIZ1_FB_CS5_B_FB_BE23_16_BLS15_8_B     0x0188 
0x0000 0x9 0x0
+#define ULP1_PAD_PTF3__PTF3                                       0x018c 
0x0000 0x1 0x0
+#define ULP1_PAD_PTF3__VIU_PCLK                                   0x018c 
0x0000 0xc 0x0
+#define ULP1_PAD_PTF3__LPUART4_RX                                 0x018c 
0x0248 0x4 0x3
+#define ULP1_PAD_PTF3__TPM4_CH2                                   0x018c 
0x0288 0x6 0x3
+#define ULP1_PAD_PTF3__FB_AD16                                    0x018c 
0x0000 0x9 0x0
+#define ULP1_PAD_PTF4__PTF4                                       0x0190 
0x0000 0x1 0x0
+#define ULP1_PAD_PTF4__VIU_D0                                     0x0190 
0x0000 0xc 0x0
+#define ULP1_PAD_PTF4__FXIO1_D0                                   0x0190 
0x0204 0x2 0x2
+#define ULP1_PAD_PTF4__LPSPI2_PCS1                                0x0190 
0x02a0 0x3 0x3
+#define ULP1_PAD_PTF4__LPUART5_CTS_B                              0x0190 
0x0250 0x4 0x3
+#define ULP1_PAD_PTF4__LPI2C5_SCL                                 0x0190 
0x02bc 0x5 0x3
+#define ULP1_PAD_PTF4__TPM4_CH3                                   0x0190 
0x028c 0x6 0x2
+#define ULP1_PAD_PTF4__FB_AD17                                    0x0190 
0x0000 0x9 0x0
+#define ULP1_PAD_PTF5__PTF5                                       0x0194 
0x0000 0x1 0x0
+#define ULP1_PAD_PTF5__VIU_D1                                     0x0194 
0x0000 0xc 0x0
+#define ULP1_PAD_PTF5__FXIO1_D1                                   0x0194 
0x0208 0x2 0x2
+#define ULP1_PAD_PTF5__LPSPI2_PCS2                                0x0194 
0x02a4 0x3 0x3
+#define ULP1_PAD_PTF5__LPUART5_RTS_B                              0x0194 
0x0000 0x4 0x0
+#define ULP1_PAD_PTF5__LPI2C5_SDA                                 0x0194 
0x02c0 0x5 0x3
+#define ULP1_PAD_PTF5__TPM4_CH4                                   0x0194 
0x0290 0x6 0x2
+#define ULP1_PAD_PTF5__FB_AD18                                    0x0194 
0x0000 0x9 0x0
+#define ULP1_PAD_PTF6__PTF6                                       0x0198 
0x0000 0x1 0x0
+#define ULP1_PAD_PTF6__VIU_D2                                     0x0198 
0x0000 0xc 0x0
+#define ULP1_PAD_PTF6__FXIO1_D2                                   0x0198 
0x020c 0x2 0x2
+#define ULP1_PAD_PTF6__LPSPI2_PCS3                                0x0198 
0x02a8 0x3 0x3
+#define ULP1_PAD_PTF6__LPUART5_TX                                 0x0198 
0x0258 0x4 0x3
+#define ULP1_PAD_PTF6__LPI2C5_HREQ                                0x0198 
0x02b8 0x5 0x3
+#define ULP1_PAD_PTF6__TPM4_CH5                                   0x0198 
0x0294 0x6 0x2
+#define ULP1_PAD_PTF6__FB_AD19                                    0x0198 
0x0000 0x9 0x0
+#define ULP1_PAD_PTF7__PTF7                                       0x019c 
0x0000 0x1 0x0
+#define ULP1_PAD_PTF7__VIU_D3                                     0x019c 
0x0000 0xc 0x0
+#define ULP1_PAD_PTF7__FXIO1_D3                                   0x019c 
0x0210 0x2 0x2
+#define ULP1_PAD_PTF7__LPUART5_RX                                 0x019c 
0x0254 0x4 0x3
+#define ULP1_PAD_PTF7__TPM5_CH1                                   0x019c 
0x02c8 0x6 0x3
+#define ULP1_PAD_PTF7__FB_AD20                                    0x019c 
0x0000 0x9 0x0
+#define ULP1_PAD_PTF8__PTF8                                       0x01a0 
0x0000 0x1 0x0
+#define ULP1_PAD_PTF8__USB1_ULPI_CLK                              0x01a0 
0x0000 0xb 0x0
+#define ULP1_PAD_PTF8__VIU_D4                                     0x01a0 
0x0000 0xc 0x0
+#define ULP1_PAD_PTF8__FXIO1_D4                                   0x01a0 
0x0214 0x2 0x2
+#define ULP1_PAD_PTF8__LPSPI2_SIN                                 0x01a0 
0x02b0 0x3 0x3
+#define ULP1_PAD_PTF8__LPUART6_CTS_B                              0x01a0 
0x025c 0x4 0x3
+#define ULP1_PAD_PTF8__LPI2C6_SCL                                 0x01a0 
0x02fc 0x5 0x3
+#define ULP1_PAD_PTF8__TPM5_CLKIN                                 0x01a0 
0x02cc 0x6 0x3
+#define ULP1_PAD_PTF8__FB_AD21                                    0x01a0 
0x0000 0x9 0x0
+#define ULP1_PAD_PTF9__PTF9                                       0x01a4 
0x0000 0x1 0x0
+#define ULP1_PAD_PTF9__USB1_ULPI_NXT                              0x01a4 
0x0000 0xb 0x0
+#define ULP1_PAD_PTF9__VIU_D5                                     0x01a4 
0x0000 0xc 0x0
+#define ULP1_PAD_PTF9__FXIO1_D5                                   0x01a4 
0x0218 0x2 0x2
+#define ULP1_PAD_PTF9__LPSPI2_SOUT                                0x01a4 
0x02b4 0x3 0x3
+#define ULP1_PAD_PTF9__LPUART6_RTS_B                              0x01a4 
0x0000 0x4 0x0
+#define ULP1_PAD_PTF9__LPI2C6_SDA                                 0x01a4 
0x0300 0x5 0x3
+#define ULP1_PAD_PTF9__TPM5_CH0                                   0x01a4 
0x02c4 0x6 0x3
+#define ULP1_PAD_PTF9__FB_AD22                                    0x01a4 
0x0000 0x9 0x0
+#define ULP1_PAD_PTF10__PTF10                                     0x01a8 
0x0000 0x1 0x0
+#define ULP1_PAD_PTF10__USB1_ULPI_STP                             0x01a8 
0x0000 0xb 0x0
+#define ULP1_PAD_PTF10__VIU_D6                                    0x01a8 
0x0000 0xc 0x0
+#define ULP1_PAD_PTF10__FXIO1_D6                                  0x01a8 
0x021c 0x2 0x2
+#define ULP1_PAD_PTF10__LPSPI2_SCK                                0x01a8 
0x02ac 0x3 0x3
+#define ULP1_PAD_PTF10__LPUART6_TX                                0x01a8 
0x0264 0x4 0x3
+#define ULP1_PAD_PTF10__LPI2C6_HREQ                               0x01a8 
0x02f8 0x5 0x3
+#define ULP1_PAD_PTF10__TPM7_CH3                                  0x01a8 
0x02e8 0x6 0x3
+#define ULP1_PAD_PTF10__FB_AD23                                   0x01a8 
0x0000 0x9 0x0
+#define ULP1_PAD_PTF11__PTF11                                     0x01ac 
0x0000 0x1 0x0
+#define ULP1_PAD_PTF11__USB1_ULPI_DIR                             0x01ac 
0x0000 0xb 0x0
+#define ULP1_PAD_PTF11__VIU_D7                                    0x01ac 
0x0000 0xc 0x0
+#define ULP1_PAD_PTF11__FXIO1_D7                                  0x01ac 
0x0220 0x2 0x2
+#define ULP1_PAD_PTF11__LPSPI2_PCS0                               0x01ac 
0x029c 0x3 0x3
+#define ULP1_PAD_PTF11__LPUART6_RX                                0x01ac 
0x0260 0x4 0x3
+#define ULP1_PAD_PTF11__TPM7_CH4                                  0x01ac 
0x02ec 0x6 0x3
+#define ULP1_PAD_PTF11__FB_CS4_B_FB_TSIZ0_FB_BE31_24_BLS7_0_B     0x01ac 
0x0000 0x9 0x0
+#define ULP1_PAD_PTF12__PTF12                                     0x01b0 
0x0000 0x1 0x0
+#define ULP1_PAD_PTF12__USB1_ULPI_DATA0                           0x01b0 
0x0000 0xb 0x0
+#define ULP1_PAD_PTF12__VIU_D8                                    0x01b0 
0x0000 0xc 0x0
+#define ULP1_PAD_PTF12__FXIO1_D8                                  0x01b0 
0x0224 0x2 0x2
+#define ULP1_PAD_PTF12__LPSPI3_PCS1                               0x01b0 
0x0314 0x3 0x3
+#define ULP1_PAD_PTF12__LPUART7_CTS_B                             0x01b0 
0x0268 0x4 0x3
+#define ULP1_PAD_PTF12__LPI2C7_SCL                                0x01b0 
0x0308 0x5 0x3
+#define ULP1_PAD_PTF12__TPM7_CH5                                  0x01b0 
0x02f0 0x6 0x3
+#define ULP1_PAD_PTF12__FB_AD24                                   0x01b0 
0x0000 0x9 0x0
+#define ULP1_PAD_PTF13__PTF13                                     0x01b4 
0x0000 0x1 0x0
+#define ULP1_PAD_PTF13__USB1_ULPI_DATA1                           0x01b4 
0x0000 0xb 0x0
+#define ULP1_PAD_PTF13__VIU_D9                                    0x01b4 
0x0000 0xc 0x0
+#define ULP1_PAD_PTF13__FXIO1_D9                                  0x01b4 
0x0228 0x2 0x2
+#define ULP1_PAD_PTF13__LPSPI3_PCS2                               0x01b4 
0x0318 0x3 0x3
+#define ULP1_PAD_PTF13__LPUART7_RTS_B                             0x01b4 
0x0000 0x4 0x0
+#define ULP1_PAD_PTF13__LPI2C7_SDA                                0x01b4 
0x030c 0x5 0x3
+#define ULP1_PAD_PTF13__TPM7_CLKIN                                0x01b4 
0x02f4 0x6 0x3
+#define ULP1_PAD_PTF13__FB_AD25                                   0x01b4 
0x0000 0x9 0x0
+#define ULP1_PAD_PTF14__PTF14                                     0x01b8 
0x0000 0x1 0x0
+#define ULP1_PAD_PTF14__USB1_ULPI_DATA2                           0x01b8 
0x0000 0xb 0x0
+#define ULP1_PAD_PTF14__VIU_D10                                   0x01b8 
0x0000 0xc 0x0
+#define ULP1_PAD_PTF14__FXIO1_D10                                 0x01b8 
0x022c 0x2 0x2
+#define ULP1_PAD_PTF14__LPSPI3_PCS3                               0x01b8 
0x031c 0x3 0x3
+#define ULP1_PAD_PTF14__LPUART7_TX                                0x01b8 
0x0270 0x4 0x3
+#define ULP1_PAD_PTF14__LPI2C7_HREQ                               0x01b8 
0x0304 0x5 0x3
+#define ULP1_PAD_PTF14__TPM7_CH0                                  0x01b8 
0x02dc 0x6 0x3
+#define ULP1_PAD_PTF14__FB_AD26                                   0x01b8 
0x0000 0x9 0x0
+#define ULP1_PAD_PTF15__PTF15                                     0x01bc 
0x0000 0x1 0x0
+#define ULP1_PAD_PTF15__USB1_ULPI_DATA3                           0x01bc 
0x0000 0xb 0x0
+#define ULP1_PAD_PTF15__VIU_D11                                   0x01bc 
0x0000 0xc 0x0
+#define ULP1_PAD_PTF15__FXIO1_D11                                 0x01bc 
0x0230 0x2 0x2
+#define ULP1_PAD_PTF15__LPUART7_RX                                0x01bc 
0x026c 0x4 0x3
+#define ULP1_PAD_PTF15__TPM7_CH1                                  0x01bc 
0x02e0 0x6 0x3
+#define ULP1_PAD_PTF15__FB_AD27                                   0x01bc 
0x0000 0x9 0x0
+#define ULP1_PAD_PTF16__PTF16                                     0x01c0 
0x0000 0x1 0x0
+#define ULP1_PAD_PTF16__USB1_ULPI_DATA4                           0x01c0 
0x0000 0xb 0x0
+#define ULP1_PAD_PTF16__VIU_D12                                   0x01c0 
0x0000 0xc 0x0
+#define ULP1_PAD_PTF16__FXIO1_D12                                 0x01c0 
0x0234 0x2 0x2
+#define ULP1_PAD_PTF16__LPSPI3_SIN                                0x01c0 
0x0324 0x3 0x3
+#define ULP1_PAD_PTF16__TPM7_CH2                                  0x01c0 
0x02e4 0x6 0x3
+#define ULP1_PAD_PTF16__FB_AD28                                   0x01c0 
0x0000 0x9 0x0
+#define ULP1_PAD_PTF17__PTF17                                     0x01c4 
0x0000 0x1 0x0
+#define ULP1_PAD_PTF17__USB1_ULPI_DATA5                           0x01c4 
0x0000 0xb 0x0
+#define ULP1_PAD_PTF17__VIU_D13                                   0x01c4 
0x0000 0xc 0x0
+#define ULP1_PAD_PTF17__FXIO1_D13                                 0x01c4 
0x0238 0x2 0x2
+#define ULP1_PAD_PTF17__LPSPI3_SOUT                               0x01c4 
0x0328 0x3 0x3
+#define ULP1_PAD_PTF17__TPM6_CLKIN                                0x01c4 
0x02d8 0x6 0x3
+#define ULP1_PAD_PTF17__FB_AD29                                   0x01c4 
0x0000 0x9 0x0
+#define ULP1_PAD_PTF18__PTF18                                     0x01c8 
0x0000 0x1 0x0
+#define ULP1_PAD_PTF18__USB1_ULPI_DATA6                           0x01c8 
0x0000 0xb 0x0
+#define ULP1_PAD_PTF18__VIU_D14                                   0x01c8 
0x0000 0xc 0x0
+#define ULP1_PAD_PTF18__FXIO1_D14                                 0x01c8 
0x023c 0x2 0x2
+#define ULP1_PAD_PTF18__LPSPI3_SCK                                0x01c8 
0x0320 0x3 0x3
+#define ULP1_PAD_PTF18__TPM6_CH0                                  0x01c8 
0x02d0 0x6 0x3
+#define ULP1_PAD_PTF18__FB_AD30                                   0x01c8 
0x0000 0x9 0x0
+#define ULP1_PAD_PTF19__PTF19                                     0x01cc 
0x0000 0x1 0x0
+#define ULP1_PAD_PTF19__USB1_ULPI_DATA7                           0x01cc 
0x0000 0xb 0x0
+#define ULP1_PAD_PTF19__VIU_D15                                   0x01cc 
0x0000 0xc 0x0
+#define ULP1_PAD_PTF19__FXIO1_D15                                 0x01cc 
0x0240 0x2 0x2
+#define ULP1_PAD_PTF19__LPSPI3_PCS0                               0x01cc 
0x0310 0x3 0x3
+#define ULP1_PAD_PTF19__TPM6_CH1                                  0x01cc 
0x02d4 0x6 0x3
+#define ULP1_PAD_PTF19__FB_AD31                                   0x01cc 
0x0000 0x9 0x0
+
+#endif /* __DTS_ULP1_PINFUNC_H */
diff --git a/arch/arm/dts/imx7ulp.dtsi b/arch/arm/dts/imx7ulp.dtsi
new file mode 100644
index 0000000..5497734
--- /dev/null
+++ b/arch/arm/dts/imx7ulp.dtsi
@@ -0,0 +1,598 @@
+/*
+ * Copyright 2015-2016 Freescale Semiconductor, Inc.
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License version 2 as
+ * published by the Free Software Foundation.
+ */
+
+#include <dt-bindings/clock/imx7ulp-clock.h>
+#include <dt-bindings/interrupt-controller/arm-gic.h>
+#include <dt-bindings/gpio/gpio.h>
+#include "skeleton.dtsi"
+#include "imx7ulp-pinfunc.h"
+
+/ {
+       interrupt-parent = <&intc>;
+
+       aliases {
+               gpio0 = &gpio0;
+               gpio1 = &gpio1;
+               gpio2 = &gpio2;
+               gpio3 = &gpio3;
+               mmc0 = &usdhc0;
+               mmc1 = &usdhc1;
+               serial0 = &lpuart4;
+               serial1 = &lpuart5;
+               serial2 = &lpuart6;
+               serial3 = &lpuart7;
+               usbphy0 = &usbphy1;
+               i2c0 = &lpi2c4;
+               i2c1 = &lpi2c5;
+               i2c2 = &lpi2c6;
+               i2c3 = &lpi2c7;
+       };
+
+       cpus {
+               #address-cells = <1>;
+               #size-cells = <0>;
+
+               cpu0: cpu@0 {
+                       compatible = "arm,cortex-a7";
+                       device_type = "cpu";
+                       reg = <0>;
+               };
+       };
+
+       reserved-memory {
+               #address-cells = <1>;
+               #size-cells = <1>;
+               ranges;
+
+               /* global autoconfigured region for contiguous allocations */
+               linux,cma {
+                       compatible = "shared-dma-pool";
+                       reusable;
+                       size = <0xC000000>;
+                       alignment = <0x2000>;
+                       linux,cma-default;
+               };
+
+               rpmsg_reserved: rpmsg@9FFF0000 {
+                       no-map;
+                       reg = <0x9FF00000 0x100000>;
+               };
+
+       };
+
+       intc: interrupt-controller@40021000 {
+               compatible = "arm,cortex-a7-gic";
+               #interrupt-cells = <3>;
+               interrupt-controller;
+               reg = <0x40021000 0x1000>,
+                     <0x40022000 0x100>;
+       };
+
+       clocks {
+               #address-cells = <1>;
+               #size-cells = <0>;
+
+               ckil: clock@0 {
+                       compatible = "fixed-clock";
+                       #clock-cells = <0>;
+                       clock-frequency = <32768>;
+                       clock-output-names = "ckil";
+               };
+
+               osc: clock@1 {
+                       compatible = "fixed-clock";
+                       #clock-cells = <0>;
+                       clock-frequency = <24000000>;
+                       clock-output-names = "osc";
+               };
+
+               sirc: clock@2 {
+                       compatible = "fixed-clock";
+                       #clock-cells = <0>;
+                       clock-frequency = <16000000>;
+                       clock-output-names = "sirc";
+               };
+
+               firc: clock@3 {
+                       compatible = "fixed-clock";
+                       #clock-cells = <0>;
+                       clock-frequency = <48000000>;
+                       clock-output-names = "firc";
+               };
+
+               upll: clock@4 {
+                       compatible = "fixed-clock";
+                       #clock-cells = <0>;
+                       clock-frequency = <480000000>;
+                       clock-output-names = "upll";
+               };
+
+               mpll: clock@5 {
+                       compatible = "fixed-clock";
+                       #clock-cells = <0>;
+                       clock-frequency = <480000000>;
+                       clock-output-names = "mpll";
+               };
+       };
+
+       sram: sram@20000000 {
+               compatible = "fsl,lpm-sram";
+               reg = <0x1fffc000 0x4000>;
+       };
+
+       ahbbridge0: ahb-bridge0@40000000 {
+               compatible = "fsl,aips-bus", "simple-bus";
+               #address-cells = <1>;
+               #size-cells = <1>;
+               reg = <0x40000000 0x800000>;
+               ranges;
+
+               edma0: dma-controller@40080000 {
+                       #dma-cells = <2>;
+                       compatible = "nxp,imx7ulp-edma";
+                       reg = <0x40080000 0x2000>,
+                               <0x40210000 0x1000>;
+                       dma-channels = <32>;
+                       interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
+                                       <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
+                                       <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
+                                       <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
+                                       <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
+                                       <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
+                                       <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
+                                       <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
+                                       <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
+                                       <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
+                                       <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
+                                       <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
+                                       <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
+                                       <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
+                                       <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
+                                       <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
+                                       <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
+                       clock-names = "dma", "dmamux0";
+                       clocks = <&clks IMX7ULP_CLK_DMA1>, <&clks 
IMX7ULP_CLK_DMA_MUX1>;
+               };
+
+               mu: mu@40220000 {
+                       compatible = "fsl,imx7ulp-mu", "fsl,imx6sx-mu";
+                       reg = <0x40220000 0x1000>;
+                       interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
+                                       <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
+                       status = "okay";
+               };
+
+               nmi: nmi@40220000 {
+                       compatible = "fsl,imx7ulp-nmi";
+                       reg = <0x40220000 0x1000>;
+                       interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
+                       status = "okay";
+               };
+
+               rpmsg: rpmsg{
+                       compatible = "fsl,imx7ulp-rpmsg";
+                       memory-region = <&rpmsg_reserved>;
+                       status = "disabled";
+               };
+
+               snvs: snvs@40230000 {
+                       compatible = "fsl,sec-v4.0-mon","syscon", "simple-mfd";
+                       reg = <0x40230000 0x10000>;
+
+                       snvs_rtc: snvs-rtc-lp{
+                               compatible = "fsl,sec-v4.0-mon-rtc-lp";
+                               regmap =<&snvs>;
+                               offset = <0x34>;
+                               interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
+                               clock-names = "snvs-rtc";
+                               clocks = <&clks IMX7ULP_CLK_SNVS>;
+                       };
+               };
+
+               tpm5: tpm@40260000 {
+                       compatible = "fsl,imx7ulp-tpm";
+                       reg = <0x40260000 0x1000>;
+                       interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clks IMX7ULP_CLK_LPTPM5>;
+               };
+
+               lpit: 1@40270000 {
+                       compatible = "fsl,imx-lpit";
+                       reg = <0x40270000 0x1000>;
+                       interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
+                       /*    clocks = <&lpclk>;*/
+                       clocks = <&clks IMX7ULP_CLK_LPIT1>;
+                       assigned-clock-rates = <48000000>;
+                       assigned-clocks = <&clks IMX7ULP_CLK_LPIT1>;
+                       assigned-clock-parents = <&clks IMX7ULP_CLK_FIRC>;
+               };
+
+               lpi2c4: lpi2c4@402B0000 {
+                       compatible = "fsl,imx7ulp-lpi2c";
+                       reg = <0x402B0000 0x10000>;
+                       interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clks IMX7ULP_CLK_LPI2C4>;
+                       clock-names = "ipg";
+                       assigned-clocks = <&clks IMX7ULP_CLK_LPI2C4>;
+                       assigned-clock-parents = <&clks IMX7ULP_CLK_FIRC>;
+                       assigned-clock-rates = <48000000>;
+                       status = "disabled";
+               };
+
+               lpi2c5: lpi2c4@402C0000 {
+                       compatible = "fsl,imx7ulp-lpi2c";
+                       reg = <0x402C0000 0x10000>;
+                       interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clks IMX7ULP_CLK_LPI2C5>;
+                       clock-names = "ipg";
+                       assigned-clocks = <&clks IMX7ULP_CLK_LPI2C5>;
+                       assigned-clock-parents = <&clks IMX7ULP_CLK_FIRC>;
+                       assigned-clock-rates = <48000000>;
+                       status = "disabled";
+               };
+
+               lpspi2: lpspi@40290000 {
+                       compatible = "fsl,imx7ulp-spi";
+                       reg = <0x40290000 0x10000>;
+                       interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clks IMX7ULP_CLK_LPSPI2>;
+                       clock-names = "ipg";
+                       assigned-clocks = <&clks IMX7ULP_CLK_LPSPI2>;
+                       assigned-clock-parents = <&clks IMX7ULP_CLK_FIRC>;
+                       assigned-clock-rates = <48000000>;
+                       status = "disabled";
+               };
+
+               lpspi3: lpspi@402A0000 {
+                       compatible = "fsl,imx7ulp-spi";
+                       reg = <0x402A0000 0x10000>;
+                       interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clks IMX7ULP_CLK_LPSPI3>;
+                       clock-names = "ipg";
+                       assigned-clocks = <&clks IMX7ULP_CLK_LPSPI3>;
+                       assigned-clock-parents = <&clks IMX7ULP_CLK_FIRC>;
+                       assigned-clock-rates = <48000000>;
+                       status = "disabled";
+               };
+
+               lpuart4: serial@402D0000 {
+                       compatible = "fsl,imx7ulp-lpuart";
+                       reg = <0x402D0000 0x1000>;
+                       interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clks IMX7ULP_CLK_LPUART4>;
+                       clock-names = "ipg";
+                       assigned-clocks = <&clks IMX7ULP_CLK_LPUART4>;
+                       assigned-clock-parents = <&clks IMX7ULP_CLK_OSC>;
+                       assigned-clock-rates = <24000000>;
+                       status = "disabled";
+               };
+
+               lpuart5: serial@402E0000 {
+                       compatible = "fsl,imx7ulp-lpuart";
+                       reg = <0x402E0000 0x1000>;
+                       interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clks IMX7ULP_CLK_LPUART5>;
+                       clock-names = "ipg";
+                       assigned-clocks = <&clks IMX7ULP_CLK_LPUART5>;
+                       assigned-clock-parents = <&clks IMX7ULP_CLK_FIRC>;
+                       assigned-clock-rates = <48000000>;
+                       dmas = <&edma0 0 20>, <&edma0 0 19>;
+                       dma-names = "tx","rx";
+                       status = "disabled";
+               };
+
+               usbotg1: usb@40330000 {
+                       compatible = "fsl,imx7ulp-usb", "fsl,imx6ul-usb",
+                               "fsl,imx27-usb";
+                       reg = <0x40330000 0x200>;
+                       interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clks IMX7ULP_CLK_USB0>;
+                       fsl,usbphy = <&usbphy1>;
+                       fsl,usbmisc = <&usbmisc1 0>;
+                       ahb-burst-config = <0x0>;
+                       tx-burst-size-dword = <0x8>;
+                       rx-burst-size-dword = <0x8>;
+                       status = "disabled";
+               };
+
+               usbmisc1: usbmisc@40330200 {
+                       #index-cells = <1>;
+                       compatible = "fsl,imx7ulp-usbmisc", "fsl,imx7d-usbmisc",
+                               "fsl,imx6q-usbmisc";
+                       reg = <0x40330200 0x200>;
+               };
+
+               usbphy1: usbphy@0x40350000 {
+                       compatible = "fsl,imx7ulp-usbphy",
+                               "fsl,imx6ul-usbphy", "fsl,imx23-usbphy";
+                       reg = <0x40350000 0x1000>;
+                       interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clks IMX7ULP_CLK_USB_PHY>;
+                       nxp,sim = <&sim>;
+               };
+
+               usdhc0: usdhc@40370000 {
+                       compatible = "fsl,imx7ulp-usdhc";
+                       reg = <0x40370000 0x10000>;
+                       interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clks IMX7ULP_CLK_NIC1_BUS_DIV>,
+                                <&clks IMX7ULP_CLK_NIC1_DIV>,
+                                <&clks IMX7ULP_CLK_USDHC0>;
+                       clock-names ="ipg", "ahb", "per";
+                       bus-width = <4>;
+                       fsl,tuning-start-tap = <20>;
+                       fsl,tuning-step= <2>;
+                       status = "disabled";
+               };
+
+               usdhc1: usdhc@40380000 {
+                       compatible = "fsl,imx7ulp-usdhc";
+                       reg = <0x40380000 0x10000>;
+                       interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clks IMX7ULP_CLK_NIC1_BUS_DIV>,
+                                <&clks IMX7ULP_CLK_NIC1_DIV>,
+                                <&clks IMX7ULP_CLK_USDHC1>;
+                       clock-names ="ipg", "ahb", "per";
+                       bus-width = <4>;
+                       fsl,tuning-start-tap = <20>;
+                       fsl,tuning-step= <2>;
+                       status = "disabled";
+               };
+
+               wdog1: wdog@403D0000 {
+                       compatible = "fsl,imx7ulp-wdt";
+                       reg = <0x403D0000 0x10000>;
+                       interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clks IMX7ULP_CLK_WDG1>;
+                       assigned-clocks = <&clks IMX7ULP_CLK_WDG1>;
+                       assigned-clocks-parents = <&clks IMX7ULP_CLK_FIRC>;
+                       /*
+                        * As the 1KHz LPO clock rate is not trimed,the 
actually clock
+                        * is about 667Hz, so the init timeout 60s should set 
40*1000
+                        * in the TOVAL register.
+                        */
+                       timeout-sec = <40>;
+               };
+
+               wdog2: wdog@40430000 {
+                       compatible = "fsl,imx7ulp-wdt";
+                       reg = <0x40430000 0x10000>;
+                       interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clks IMX7ULP_CLK_WDG2>;
+                       assigned-clocks = <&clks IMX7ULP_CLK_WDG2>;
+                       assigned-clocks-parents = <&clks IMX7ULP_CLK_FIRC>;
+                       timeout-sec = <40>;
+               };
+
+               clks: scg1@403E0000 {
+                       compatible = "fsl,imx7ulp-scg1";
+                       reg = <0x403E0000 0x10000>;
+                       clocks = <&ckil>, <&osc>, <&sirc>,
+                               <&firc>, <&upll>, <&mpll>;
+                       clock-names = "ckil", "osc", "sirc",
+                               "firc", "upll", "mpll";
+                       #clock-cells = <1>;
+                       assigned-clocks = <&clks IMX7ULP_CLK_LPTPM5>,
+                                         <&clks IMX7ULP_CLK_USDHC1>;
+                       assigned-clock-parents = <&clks IMX7ULP_CLK_OSC>,
+                                                <&clks IMX7ULP_CLK_NIC1_DIV>;
+               };
+
+               pcc2: pcc2@403F0000 {
+                       compatible  = "fsl,imx7ulp-pcc2";
+                       reg = <0x403F0000 0x10000>;
+               };
+
+               pmc1: pmc1@40400000 {
+                       compatible = "fsl,imx7ulp-pmc1";
+                       reg = <0x40400000 0x1000>;
+               };
+
+               smc1: smc1@40410000 {
+                       compatible = "fsl,imx7ulp-smc1";
+                       reg = <0x40410000 0x1000>;
+               };
+
+       };
+
+       ahbbridge1: ahb-bridge1@40800000 {
+               compatible = "fsl,aips-bus", "simple-bus";
+               #address-cells = <1>;
+               #size-cells = <1>;
+               reg = <0x40800000 0x800000>;
+               ranges;
+
+               lpi2c6: lpi2c6@40A40000 {
+                       compatible = "fsl,imx7ulp-lpi2c";
+                       reg = <0x40A40000 0x10000>;
+                       interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clks IMX7ULP_CLK_LPI2C6>;
+                       clock-names = "ipg";
+                       assigned-clocks = <&clks IMX7ULP_CLK_LPI2C6>;
+                       assigned-clock-parents = <&clks IMX7ULP_CLK_FIRC>;
+                       assigned-clock-rates = <48000000>;
+                       status = "disabled";
+               };
+
+               lpi2c7: lpi2c7@40A50000 {
+                       compatible = "fsl,imx7ulp-lpi2c";
+                       reg = <0x40A50000 0x10000>;
+                       interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clks IMX7ULP_CLK_LPI2C7>;
+                       clock-names = "ipg";
+                       assigned-clocks = <&clks IMX7ULP_CLK_LPI2C7>;
+                       assigned-clock-parents = <&clks IMX7ULP_CLK_FIRC>;
+                       assigned-clock-rates = <48000000>;
+                       status = "disabled";
+               };
+
+               lpuart6: serial@40A60000 {
+                       compatible = "fsl,imx7ulp-lpuart";
+                       reg = <0x40A60000 0x1000>;
+                       interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clks IMX7ULP_CLK_LPUART6>;
+                       clock-names = "ipg";
+                       assigned-clocks = <&clks IMX7ULP_CLK_LPUART6>;
+                       assigned-clock-parents = <&clks IMX7ULP_CLK_FIRC>;
+                       assigned-clock-rates = <48000000>;
+                       dmas = <&edma0 0 22>, <&edma0 0 21>;
+                       dma-names = "tx","rx";
+                       status = "disabled";
+               };
+
+               lpuart7: serial@40A70000 {
+                       compatible = "fsl,imx7ulp-lpuart";
+                       reg = <0x40A70000 0x1000>;
+                       interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clks IMX7ULP_CLK_LPUART7>;
+                       clock-names = "ipg";
+                       assigned-clocks = <&clks IMX7ULP_CLK_LPUART7>;
+                       assigned-clock-parents = <&clks IMX7ULP_CLK_FIRC>;
+                       assigned-clock-rates = <50000000>;
+                       dmas = <&edma0 0 24>, <&edma0 0 23>;
+                       dma-names = "tx","rx";
+                       status = "disabled";
+               };
+
+               lcdif: lcdif@40AA0000 {
+                       compatible = "fsl,imx7ulp-lcdif";
+                       reg = <0x40aa0000 0x10000>;
+                       interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clks IMX7ULP_CLK_DUMMY>,
+                                <&clks IMX7ULP_CLK_LCDIF>,
+                                <&clks IMX7ULP_CLK_DUMMY>;
+                       clock-names = "axi", "pix", "disp_axi";
+                       status = "disabled";
+               };
+
+               mipi_dsi: mipi_dsi@40A90000 {
+                       compatible = "fsl,imx7ulp-mipi-dsi";
+                       reg = <0x40A90000 0x10000>;
+                       interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clks IMX7ULP_CLK_DSI>;
+                       clock-names = "mipi_dsi_clk";
+                       sim = <&sim>;
+                       status = "disabled";
+               };
+
+               mmdc: mmdc@40ab0000 {
+                       compatible = "fsl,imx7ulp-mmdc";
+                       reg = <0x40ab0000 0x4000>;
+               };
+
+               pcc3: pcc3@40B30000 {
+                       compatible  = "fsl,imx7ulp-pcc3";
+                       reg = <0x40B30000 0x10000>;
+               };
+
+               iomuxc: iomuxc@4103D000 {
+                       compatible = "fsl,imx7ulp-iomuxc-0";
+                       reg = <0x4103D000 0x1000>;
+                       fsl,mux_mask = <0xf00>;
+                       status = "disabled";
+               };
+
+               iomuxc1: iomuxc1@40ac0000 {
+                       compatible = "fsl,imx7ulp-iomuxc-1";
+                       reg = <0x40ac0000 0x1000>;
+                       fsl,mux_mask = <0xf00>;
+               };
+
+               gpio0: gpio@40ae0000 {
+                       compatible = "fsl,imx7ulp-gpio";
+                       reg = <0x40ae0000 0x1000 0x400F0000 0x40>;
+                       gpio-controller;
+                       #gpio-cells = <2>;
+                       interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
+                       interrupt-controller;
+                       #interrupt-cells = <2>;
+                       gpio-ranges = <&iomuxc1 0 0 32>;
+               };
+
+               gpio1: gpio@40af0000 {
+                       compatible = "fsl,imx7ulp-gpio";
+                       reg = <0x40af0000 0x1000 0x400F0040 0x40>;
+                       gpio-controller;
+                       #gpio-cells = <2>;
+                       interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
+                       interrupt-controller;
+                       #interrupt-cells = <2>;
+                       gpio-ranges = <&iomuxc1 0 32 32>;
+               };
+
+               gpio2: gpio@40b00000 {
+                       compatible = "fsl,imx7ulp-gpio";
+                       reg = <0x40b00000 0x1000 0x400F0080 0x40>;
+                       gpio-controller;
+                       #gpio-cells = <2>;
+                       interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
+                       interrupt-controller;
+                       #interrupt-cells = <2>;
+                       gpio-ranges = <&iomuxc1 0 64 32>;
+               };
+
+               gpio3: gpio@40b10000 {
+                       compatible = "fsl,imx7ulp-gpio";
+                       reg = <0x40b10000 0x1000 0x400F00c0 0x40>;
+                       gpio-controller;
+                       #gpio-cells = <2>;
+                       interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
+                       interrupt-controller;
+                       #interrupt-cells = <2>;
+                       gpio-ranges = <&iomuxc1 0 96 32>;
+               };
+
+               pmc0: pmc0@410a1000 {
+                       compatible = "fsl,imx7ulp-pmc0";
+                       reg = <0x410a1000 0x1000>;
+               };
+
+               sim: sim@410a3000 {
+                       compatible = "fsl,imx7ulp-sim", "syscon";
+                       reg = <0x410a3000 0x1000>;
+               };
+
+               qspi1: qspi@410A5000 {
+                       #address-cells = <1>;
+                       #size-cells = <0>;
+                       compatible = "fsl,imx7ulp-qspi";
+                       reg = <0x410A5000 0x10000>, <0xC0000000 0x10000000>;
+                       reg-names = "QuadSPI", "QuadSPI-memory";
+                       interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clks IMX7ULP_CLK_DUMMY>,
+                                <&clks IMX7ULP_CLK_DUMMY>;
+                       clock-names = "qspi_en", "qspi";
+                       status = "disabled";
+               };
+
+               gpu: gpu@41800000 {
+                       compatible = "fsl,imx6q-gpu";
+                       reg = <0x41800000 0x80000>, <0x41880000 0x80000>,
+                               <0x60000000 0x40000000>, <0x0 0x4000000>;
+                       reg-names = "iobase_3d", "iobase_2d",
+                               "phys_baseaddr", "contiguous_mem";
+                       interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>,
+                               <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>;
+                       interrupt-names = "irq_3d", "irq_2d";
+                       clocks = <&clks IMX7ULP_CLK_GPU3D>,
+                               <&clks IMX7ULP_CLK_NIC1_DIV>,
+                               <&clks IMX7ULP_CLK_GPU_DIV>,
+                               <&clks IMX7ULP_CLK_GPU2D>,
+                               <&clks IMX7ULP_CLK_NIC1_DIV>,
+                               <&clks IMX7ULP_CLK_NIC1_DIV>;
+                       clock-names = "gpu3d_clk", "gpu3d_shader_clk",
+                               "gpu3d_axi_clk", "gpu2d_clk",
+                               "gpu2d_shader_clk", "gpu2d_axi_clk";
+               };
+       };
+
+  imx_ion {
+    compatible = "fsl,mxc-ion";
+    fsl,heap-id = <0>;
+  };
+};
diff --git a/include/dt-bindings/clock/imx7ulp-clock.h 
b/include/dt-bindings/clock/imx7ulp-clock.h
new file mode 100644
index 0000000..0a955df
--- /dev/null
+++ b/include/dt-bindings/clock/imx7ulp-clock.h
@@ -0,0 +1,161 @@
+/*
+ * Copyright (C) 2016 Freescale Semiconductor, Inc.
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License version 2 as
+ * published by the Free Software Foundation.
+ *
+ */
+
+#ifndef __DT_BINDINGS_CLOCK_IMX7ULP_H
+#define __DT_BINDINGS_CLOCK_IMX7ULP_H
+
+#define IMX7ULP_CLK_DUMMY              0
+#define IMX7ULP_CLK_CKIL               1
+#define IMX7ULP_CLK_OSC                        2
+#define IMX7ULP_CLK_FIRC               3
+
+/* SCG1 */
+#define IMX7ULP_CLK_SPLL_PRE_SEL       4
+#define IMX7ULP_CLK_SPLL_PRE_DIV       5
+#define IMX7ULP_CLK_SPLL               6
+#define IMX7ULP_CLK_SPLL_POST_DIV1     7
+#define IMX7ULP_CLK_SPLL_POST_DIV2     8
+#define IMX7ULP_CLK_SPLL_PFD0          9
+#define IMX7ULP_CLK_SPLL_PFD1          10
+#define IMX7ULP_CLK_SPLL_PFD2          11
+#define IMX7ULP_CLK_SPLL_PFD3          12
+#define IMX7ULP_CLK_SPLL_PFD_SEL       13
+#define IMX7ULP_CLK_SPLL_SEL           14
+#define IMX7ULP_CLK_APLL_PRE_SEL       15
+#define IMX7ULP_CLK_APLL_PRE_DIV       16
+#define IMX7ULP_CLK_APLL               17
+#define IMX7ULP_CLK_APLL_POST_DIV1     18
+#define IMX7ULP_CLK_APLL_POST_DIV2     19
+#define IMX7ULP_CLK_APLL_PFD0          20
+#define IMX7ULP_CLK_APLL_PFD1          21
+#define IMX7ULP_CLK_APLL_PFD2          22
+#define IMX7ULP_CLK_APLL_PFD3          23
+#define IMX7ULP_CLK_APLL_PFD_SEL       24
+#define IMX7ULP_CLK_APLL_SEL           25
+#define IMX7ULP_CLK_UPLL               26
+#define IMX7ULP_CLK_SYS_SEL            27
+#define IMX7ULP_CLK_CORE_DIV           28
+#define IMX7ULP_CLK_BUS_DIV            29
+#define IMX7ULP_CLK_PLAT_DIV           30
+#define IMX7ULP_CLK_DDR_SEL            31
+#define IMX7ULP_CLK_DDR_DIV            32
+#define IMX7ULP_CLK_NIC_SEL            33
+#define IMX7ULP_CLK_NIC0_DIV           34
+#define IMX7ULP_CLK_GPU_DIV            35
+#define IMX7ULP_CLK_NIC1_DIV           36
+#define IMX7ULP_CLK_NIC1_BUS_DIV       37
+#define IMX7ULP_CLK_NIC1_EXT_DIV       38
+
+/* PCG2 */
+#define IMX7ULP_CLK_DMA1               39
+#define IMX7ULP_CLK_RGPIO2P1           40
+#define IMX7ULP_CLK_FLEXBUS            41
+#define IMX7ULP_CLK_SEMA42_1           42
+#define IMX7ULP_CLK_DMA_MUX1           43
+#define IMX7ULP_CLK_SNVS               44
+#define IMX7ULP_CLK_CAAM               45
+#define IMX7ULP_CLK_LPTPM4             46
+#define IMX7ULP_CLK_LPTPM5             47
+#define IMX7ULP_CLK_LPIT1              48
+#define IMX7ULP_CLK_LPSPI2             49
+#define IMX7ULP_CLK_LPSPI3             50
+#define IMX7ULP_CLK_LPI2C4             51
+#define IMX7ULP_CLK_LPI2C5             52
+#define IMX7ULP_CLK_LPUART4            53
+#define IMX7ULP_CLK_LPUART5            54
+#define IMX7ULP_CLK_FLEXIO1            55
+#define IMX7ULP_CLK_USB0               56
+#define IMX7ULP_CLK_USB1               57
+#define IMX7ULP_CLK_USB_PHY            58
+#define IMX7ULP_CLK_USB_PL301          59
+#define IMX7ULP_CLK_USDHC0             60
+#define IMX7ULP_CLK_USDHC1             61
+#define IMX7ULP_CLK_WDG1               62
+#define IMX7ULP_CLK_WDG2               63
+
+/* PCG3 */
+#define IMX7ULP_CLK_LPTPM6             64
+#define IMX7ULP_CLK_LPTPM7             65
+#define IMX7ULP_CLK_LPI2C6             66
+#define IMX7ULP_CLK_LPI2C7             67
+#define IMX7ULP_CLK_LPUART6            68
+#define IMX7ULP_CLK_LPUART7            69
+#define IMX7ULP_CLK_VIU                        70
+#define IMX7ULP_CLK_DSI                        71
+#define IMX7ULP_CLK_LCDIF              72
+#define IMX7ULP_CLK_MMDC               73
+#define IMX7ULP_CLK_PCTLC              74
+#define IMX7ULP_CLK_PCTLD              75
+#define IMX7ULP_CLK_PCTLE              76
+#define IMX7ULP_CLK_PCTLF              77
+#define IMX7ULP_CLK_GPU3D              78
+#define IMX7ULP_CLK_GPU2D              79
+
+#define IMX7ULP_CLK_MIPI_PLL           80
+#define IMX7ULP_CLK_SIRC               81
+
+#define IMX7ULP_CLK_SCG1_CLKOUT                82
+
+#define IMX7ULP_CLK_END                        83
+
+/*cm4 clocks*/
+#define IMX7ULP_CM4_CLK_DUMMY          0
+#define IMX7ULP_CM4_CLK_CKIL           1
+#define IMX7ULP_CM4_CLK_OSC            2
+#define IMX7ULP_CM4_CLK_FIRC           3
+#define IMX7ULP_CM4_CLK_SIRC           4
+
+/* SCG0 */
+#define IMX7ULP_CM4_CLK_SPLL_VCO_PRE_SEL       5
+#define IMX7ULP_CM4_CLK_SPLL_VCO_PRE_DIV       6
+#define IMX7ULP_CM4_CLK_SPLL           7
+#define IMX7ULP_CM4_CLK_SPLL_VCO       8
+#define IMX7ULP_CM4_CLK_SPLL_VCO_POST_DIV1     9
+#define IMX7ULP_CM4_CLK_SPLL_VCO_POST_DIV2     10
+#define IMX7ULP_CM4_CLK_SPLL_PFD0      11
+#define IMX7ULP_CM4_CLK_SPLL_PFD1      12
+#define IMX7ULP_CM4_CLK_SPLL_PFD2      13
+#define IMX7ULP_CM4_CLK_SPLL_PFD3      14
+#define IMX7ULP_CM4_CLK_SPLL_PFD_SEL   15
+#define IMX7ULP_CM4_CLK_SPLL_PFD       16
+#define IMX7ULP_CM4_CLK_SPLL_SEL       17
+#define IMX7ULP_CM4_CLK_APLL_VCO_PRE_SEL       18
+#define IMX7ULP_CM4_CLK_APLL_VCO_PRE_DIV       19
+#define IMX7ULP_CM4_CLK_APLL           20
+#define IMX7ULP_CM4_CLK_APLL_VCO       21
+#define IMX7ULP_CM4_CLK_APLL_VCO_POST_DIV1     22
+#define IMX7ULP_CM4_CLK_APLL_VCO_POST_DIV2     23
+#define IMX7ULP_CM4_CLK_APLL_PFD0      24
+#define IMX7ULP_CM4_CLK_APLL_PFD1      25
+#define IMX7ULP_CM4_CLK_APLL_PFD2      26
+#define IMX7ULP_CM4_CLK_APLL_PFD3      27
+#define IMX7ULP_CM4_CLK_APLL_PFD_SEL   28
+#define IMX7ULP_CM4_CLK_APLL_PFD       29
+#define IMX7ULP_CM4_CLK_APLL_SEL       30
+#define IMX7ULP_CM4_CLK_APLL_PFD0_PRE_DIV      31
+#define IMX7ULP_CM4_CLK_SYS_SEL                32
+#define IMX7ULP_CM4_CLK_CORE_DIV       33
+#define IMX7ULP_CM4_CLK_BUS_DIV                34
+#define IMX7ULP_CM4_CLK_PLAT_DIV       35
+#define IMX7ULP_CM4_CLK_SLOW_DIV       36
+
+#define IMX7ULP_CM4_CLK_SAI0_SEL       37
+#define IMX7ULP_CM4_CLK_SAI0_DIV       38
+#define IMX7ULP_CM4_CLK_SAI0_ROOT      39
+#define IMX7ULP_CM4_CLK_SAI0_IPG       40
+#define IMX7ULP_CM4_CLK_SAI1_SEL       41
+#define IMX7ULP_CM4_CLK_SAI1_DIV       42
+#define IMX7ULP_CM4_CLK_SAI1_ROOT      43
+#define IMX7ULP_CM4_CLK_SAI1_IPG       44
+
+#define IMX7ULP_CLK_SCG0_CLKOUT                45
+
+#define IMX7ULP_CM4_CLK_END            46
+
+#endif /* __DT_BINDINGS_CLOCK_IMX7ULP_H */
-- 
2.6.2

_______________________________________________
U-Boot mailing list
U-Boot@lists.denx.de
http://lists.denx.de/mailman/listinfo/u-boot

Reply via email to