From: Takahiro Kuwano <[email protected]>

Add nor->setup() and fixup hooks for volatile QE bit, overlaid erase,
spi_nor_flash_parameter and mtd_info.

Signed-off-by: Takahiro Kuwano <[email protected]>
---

Depends on the following patches:
 
https://patchwork.ozlabs.org/project/uboot/patch/[email protected]/
 
https://patchwork.ozlabs.org/project/uboot/patch/[email protected]/
 
https://patchwork.ozlabs.org/project/uboot/patch/[email protected]/


 drivers/mtd/spi/spi-nor-core.c | 75 ++++++++++++++++++++++++++++++++++
 1 file changed, 75 insertions(+)

diff --git a/drivers/mtd/spi/spi-nor-core.c b/drivers/mtd/spi/spi-nor-core.c
index 042da329da..fbde21a526 100644
--- a/drivers/mtd/spi/spi-nor-core.c
+++ b/drivers/mtd/spi/spi-nor-core.c
@@ -2592,8 +2592,83 @@ static int spi_nor_init(struct spi_nor *nor)
        return 0;
 }
 
+#ifdef CONFIG_SPI_FLASH_SPANSION
+static int s25hx_t_setup(struct spi_nor *nor, const struct flash_info *info,
+                        const struct spi_nor_flash_parameter *params,
+                        const struct spi_nor_hwcaps *hwcaps)
+{
+#ifdef CONFIG_SPI_FLASH_BAR
+       return -ENOTSUPP; /* Bank Address Register is not supported */
+#endif
+       /*
+        * The Cypress Semper family has transparent ECC. To preserve
+        * ECC enabled, multi-pass programming within the same 16-byte
+        * ECC data unit needs to be avoided. Set writesize to the page
+        * size and remove the MTD_BIT_WRITEABLE flag in mtd_info to
+        * prevent multi-pass programming.
+        */
+       nor->mtd.writesize = params->page_size;
+       nor->mtd.flags &= ~MTD_BIT_WRITEABLE;
+
+       /* Emulate uniform sector architecure by this erase hook*/
+       nor->mtd._erase = spansion_overlaid_erase;
+       /* Enter 4-byte addressing mode for WRAR used in quad_enable */
+       set_4byte(nor, info, true);
+
+       return spi_nor_default_setup(nor, info, params, hwcaps);
+}
+
+static void s25hx_t_default_init(struct spi_nor *nor)
+{
+       nor->setup = s25hx_t_setup;
+}
+
+static int s25hx_t_post_bfpt_fixup(struct spi_nor *nor,
+                                  const struct sfdp_parameter_header *header,
+                                  const struct sfdp_bfpt *bfpt,
+                                  struct spi_nor_flash_parameter *params)
+{
+       /* Default page size is 256-byte, but BFPT reports 512-byte */
+       params->page_size = 256;
+       /* Reset erase size in case it is set to 4K from BFPT */
+       nor->mtd.erasesize = 0;
+
+       return 0;
+}
+
+static void s25hx_t_post_sfdp_fixup(struct spi_nor *nor,
+                                   struct spi_nor_flash_parameter *params)
+{
+       /* READ_FAST_4B (0Ch) requires mode cycles*/
+       params->reads[SNOR_CMD_READ_FAST].num_mode_clocks = 8;
+       /* PP_1_1_4 is not supported */
+       params->hwcaps.mask &= ~SNOR_HWCAPS_PP_1_1_4;
+       /* Use volatile register to enable quad */
+       params->quad_enable = spansion_quad_enable_volatile;
+}
+
+static struct spi_nor_fixups s25hx_t_fixups = {
+       .default_init = s25hx_t_default_init,
+       .post_bfpt = s25hx_t_post_bfpt_fixup,
+       .post_sfdp = s25hx_t_post_sfdp_fixup,
+};
+#endif
+
 static void spi_nor_set_fixups(struct spi_nor *nor)
 {
+#ifdef CONFIG_SPI_FLASH_SPANSION
+       if (JEDEC_MFR(nor->info) == SNOR_MFR_CYPRESS) {
+               switch (nor->info->id[1]) {
+               case 0x2a: /* S25HL (QSPI, 3.3V) */
+               case 0x2b: /* S25HS (QSPI, 1.8V) */
+                       nor->fixups = &s25hx_t_fixups;
+                       break;
+
+               default:
+                       break;
+               }
+       }
+#endif
 }
 
 int spi_nor_scan(struct spi_nor *nor)
-- 
2.25.1

Reply via email to