At the moment a lot of u-boot,dm-spl properties are present in board .dts
file but this is not correct since u-boot,dm-spl property is u-boot
specific and must be listed into the separate imrt1050-evk-u-boot.dtsi
file. So let's move every u-boot,dm-spl property present in
imxrt1050-evk.dts to imxrt1050-evk-u-boot.dtsi file.

Signed-off-by: Giulio Benetti <[email protected]>
---
 arch/arm/dts/imxrt1050-evk-u-boot.dtsi | 38 ++++++++++++++++++++++++++
 arch/arm/dts/imxrt1050.dtsi            | 13 ---------
 2 files changed, 38 insertions(+), 13 deletions(-)

diff --git a/arch/arm/dts/imxrt1050-evk-u-boot.dtsi 
b/arch/arm/dts/imxrt1050-evk-u-boot.dtsi
index a4b50f0bb2..3168c2df2c 100644
--- a/arch/arm/dts/imxrt1050-evk-u-boot.dtsi
+++ b/arch/arm/dts/imxrt1050-evk-u-boot.dtsi
@@ -8,6 +8,42 @@
        chosen {
                u-boot,dm-spl;
        };
+
+       clocks {
+               u-boot,dm-spl;
+       };
+
+       soc {
+               u-boot,dm-spl;
+       };
+};
+
+&osc {
+       u-boot,dm-spl;
+};
+
+&clks {
+       u-boot,dm-spl;
+};
+
+&gpio1 {
+       u-boot,dm-spl;
+};
+
+&gpio2 {
+       u-boot,dm-spl;
+};
+
+&gpio3 {
+       u-boot,dm-spl;
+};
+
+&gpio4 {
+       u-boot,dm-spl;
+};
+
+&gpio5 {
+       u-boot,dm-spl;
 };
 
 &gpt1 {
@@ -19,6 +55,8 @@
 };
 
 &semc {
+       u-boot,dm-spl;
+
        bank1: bank@0 {
                u-boot,dm-spl;
        };
diff --git a/arch/arm/dts/imxrt1050.dtsi b/arch/arm/dts/imxrt1050.dtsi
index 5f5a98e19e..e21f92864f 100644
--- a/arch/arm/dts/imxrt1050.dtsi
+++ b/arch/arm/dts/imxrt1050.dtsi
@@ -27,10 +27,7 @@
        };
 
        clocks {
-               u-boot,dm-spl;
-
                osc: osc {
-                       u-boot,dm-spl;
                        compatible = "fsl,imx-osc", "fixed-clock";
                        #clock-cells = <0>;
                        clock-frequency = <24000000>;
@@ -38,10 +35,7 @@
        };
 
        soc {
-               u-boot,dm-spl;
-
                semc: semc@402f0000 {
-                       u-boot,dm-spl;
                        compatible = "fsl,imxrt-semc";
                        reg = <0x402f0000 0x4000>;
                        clocks = <&clks IMXRT1050_CLK_SEMC>;
@@ -66,7 +60,6 @@
                };
 
                clks: ccm@400fc000 {
-                       u-boot,dm-spl;
                        compatible = "fsl,imxrt1050-ccm";
                        reg = <0x400fc000 0x4000>;
                        interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>,
@@ -75,7 +68,6 @@
                };
 
                usdhc1: usdhc@402c0000 {
-                       u-boot,dm-spl;
                        compatible = "fsl,imxrt-usdhc";
                        reg = <0x402c0000 0x10000>;
                        interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
@@ -88,7 +80,6 @@
                };
 
                gpio1: gpio@401b8000 {
-                       u-boot,dm-spl;
                        compatible = "fsl,imxrt-gpio", "fsl,imx35-gpio";
                        reg = <0x401b8000 0x4000>;
                        interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>,
@@ -100,7 +91,6 @@
                };
 
                gpio2: gpio@401bc000 {
-                       u-boot,dm-spl;
                        compatible = "fsl,imxrt-gpio", "fsl,imx35-gpio";
                        reg = <0x401bc000 0x4000>;
                        interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>,
@@ -112,7 +102,6 @@
                };
 
                gpio3: gpio@401c0000 {
-                       u-boot,dm-spl;
                        compatible = "fsl,imxrt-gpio", "fsl,imx35-gpio";
                        reg = <0x401c0000 0x4000>;
                        interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
@@ -124,7 +113,6 @@
                };
 
                gpio4: gpio@401c4000 {
-                       u-boot,dm-spl;
                        compatible = "fsl,imxrt-gpio", "fsl,imx35-gpio";
                        reg = <0x401c4000 0x4000>;
                        interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>,
@@ -136,7 +124,6 @@
                };
 
                gpio5: gpio@400c0000 {
-                       u-boot,dm-spl;
                        compatible = "fsl,imxrt-gpio", "fsl,imx35-gpio";
                        reg = <0x400c0000 0x4000>;
                        interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>,
-- 
2.25.1

Reply via email to