The Allwinner A64 manual lists the following constraints for the
PLL-MIPI clock:
 - M/N <= 3
 - (PLL_VIDEO0)/M >= 24MHz

Use these constraints.

Reviewed-by: Jernej Skrabec <jernej.skra...@gmail.com>
Signed-off-by: Frank Oltmanns <fr...@oltmanns.dev>
---
 drivers/clk/sunxi-ng/ccu-sun50i-a64.c | 12 +++++++-----
 1 file changed, 7 insertions(+), 5 deletions(-)

diff --git a/drivers/clk/sunxi-ng/ccu-sun50i-a64.c 
b/drivers/clk/sunxi-ng/ccu-sun50i-a64.c
index 6a4b2b9ef30a..07796c79a23e 100644
--- a/drivers/clk/sunxi-ng/ccu-sun50i-a64.c
+++ b/drivers/clk/sunxi-ng/ccu-sun50i-a64.c
@@ -171,11 +171,13 @@ static struct ccu_nkm pll_mipi_clk = {
         * user manual, and by experiments the PLL doesn't work without
         * these bits toggled.
         */
-       .enable         = BIT(31) | BIT(23) | BIT(22),
-       .lock           = BIT(28),
-       .n              = _SUNXI_CCU_MULT(8, 4),
-       .k              = _SUNXI_CCU_MULT_MIN(4, 2, 2),
-       .m              = _SUNXI_CCU_DIV(0, 4),
+       .enable                 = BIT(31) | BIT(23) | BIT(22),
+       .lock                   = BIT(28),
+       .n                      = _SUNXI_CCU_MULT(8, 4),
+       .k                      = _SUNXI_CCU_MULT_MIN(4, 2, 2),
+       .m                      = _SUNXI_CCU_DIV(0, 4),
+       .max_m_n_ratio          = 3,
+       .min_parent_m_ratio     = 24000000,
        .common         = {
                .reg            = 0x040,
                .hw.init        = CLK_HW_INIT("pll-mipi", "pll-video0",

-- 
2.44.0

Reply via email to