Hi,

Could you also fix pdc202xx_new driver?

"buggy" code should be very similar if not identical...

On Tuesday 26 June 2007, Albert Lee wrote:
> Recently the PLL input clock of pata_pdc2027x is sometimes detected
> higer than expected (e.g. 20.027 MHz compared to 16.714 MHz).
> It seems sometimes the mdelay() function is not as precise as it
> used to be. Per Alan's advice, HT or power management might affect
> the precision of mdelay().
> 
> This patch calls gettimeofday() to mesure the time elapsed and
> calculate the PLL input clock accordingly.
> 
> Signed-off-by: Albert Lee <[EMAIL PROTECTED]>
> Cc: Alan Cox <[EMAIL PROTECTED]>
> ---
> 
> Did more test. For mdelay(100) the usec_elapsed is usually 99287.
> However, sometimes the usec_elapsed is 118934, longer than expected.
> 
> Jun 26 12:12:29 p4ht-s kernel: [ 9156.490991] ACPI: PCI Interrupt 
> 0000:02:05.0[A] -> Link [LNK1] -> GSI 10 (level, low) -> IRQ 10
> Jun 26 12:12:29 p4ht-s kernel: [ 9156.610175] usec_elapsed[118934]
> Jun 26 12:12:29 p4ht-s kernel: [ 9156.610511] pata_pdc2027x 0000:02:05.0: PLL 
> input clock 16817 kHz
> 
> After the patch, the PLL input clock detected looks more accurate.
> For your review, thanks.
> 
> diff -Nrup 00_libata-dev/drivers/ata/pata_pdc2027x.c 
> 01_gettimeofday/drivers/ata/pata_pdc2027x.c
> --- 00_libata-dev/drivers/ata/pata_pdc2027x.c 2007-06-01 12:08:21.000000000 
> +0800
> +++ 01_gettimeofday/drivers/ata/pata_pdc2027x.c       2007-06-26 
> 13:08:34.000000000 +0800
> @@ -689,10 +689,12 @@ static long pdc_detect_pll_input_clock(s
>       void __iomem *mmio_base = host->iomap[PDC_MMIO_BAR];
>       u32 scr;
>       long start_count, end_count;
> -     long pll_clock;
> +     struct timeval start_time, end_time;
> +     long pll_clock, usec_elapsed;
>  
>       /* Read current counter value */
>       start_count = pdc_read_counter(host);
> +     do_gettimeofday(&start_time);
>  
>       /* Start the test mode */
>       scr = readl(mmio_base + PDC_SYS_CTL);
> @@ -705,6 +707,7 @@ static long pdc_detect_pll_input_clock(s
>  
>       /* Read the counter values again */
>       end_count = pdc_read_counter(host);
> +     do_gettimeofday(&end_time);
>  
>       /* Stop the test mode */
>       scr = readl(mmio_base + PDC_SYS_CTL);
> @@ -713,7 +716,11 @@ static long pdc_detect_pll_input_clock(s
>       readl(mmio_base + PDC_SYS_CTL); /* flush */
>  
>       /* calculate the input clock in Hz */
> -     pll_clock = (start_count - end_count) * 10;
> +     usec_elapsed = (end_time.tv_sec - start_time.tv_sec) * 1000000 +
> +             (end_time.tv_usec - start_time.tv_usec);
> +
> +     pll_clock = (start_count - end_count) / 100 *
> +             (100000000 / usec_elapsed);
>  
>       PDPRINTK("start[%ld] end[%ld] \n", start_count, end_count);
>       PDPRINTK("PLL input clock[%ld]Hz\n", pll_clock);
-
To unsubscribe from this list: send the line "unsubscribe linux-ide" in
the body of a message to [EMAIL PROTECTED]
More majordomo info at  http://vger.kernel.org/majordomo-info.html

Reply via email to