This devicetree is in kernel upstream now. We can drop the barebox
version now.

Signed-off-by: Oleksij Rempel <[email protected]>
---
 arch/arm/dts/stm32mp151-mecio1.dts | 213 +----------------------------
 1 file changed, 2 insertions(+), 211 deletions(-)

diff --git a/arch/arm/dts/stm32mp151-mecio1.dts 
b/arch/arm/dts/stm32mp151-mecio1.dts
index 6b50bdd4eff2..124f3079f256 100644
--- a/arch/arm/dts/stm32mp151-mecio1.dts
+++ b/arch/arm/dts/stm32mp151-mecio1.dts
@@ -1,214 +1,5 @@
 // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
-/*
- * Copyright (C) Protonic Holland
- * Author: David Jander <[email protected]>
- */
 /dts-v1/;
 
-#include "arm/st/stm32mp151.dtsi"
-#include "arm/st/stm32mp15xc.dtsi"
-#include "arm/st/stm32mp15-pinctrl.dtsi"
-#include "arm/st/stm32mp15xxaa-pinctrl.dtsi"
-#include <dt-bindings/gpio/gpio.h>
-#include <dt-bindings/input/input.h>
-
-/ {
-       model = "Protonic MECIO1";
-       compatible = "prt,mecio1", "st,stm32mp151";
-
-       chosen {
-               stdout-path = "serial0:1500000n8";
-       };
-
-       aliases {
-               serial0 = &uart4;
-               ethernet0 = &ethernet0;
-       };
-
-       v3v3: fixed-regulator-v3v3 {
-               compatible = "regulator-fixed";
-               regulator-name = "v3v3";
-               regulator-min-microvolt = <3300000>;
-               regulator-max-microvolt = <3300000>;
-       };
-
-       v5v: fixed-regulator-v5v {
-               compatible = "regulator-fixed";
-               regulator-name = "v5v";
-               regulator-min-microvolt = <5000000>;
-               regulator-max-microvolt = <5000000>;
-               regulator-always-on;
-       };
-
-       led {
-               compatible = "gpio-leds";
-
-               led-0 {
-                       label = "debug:red";
-                       gpios = <&gpioa 13 GPIO_ACTIVE_HIGH>;
-               };
-
-               led-1 {
-                       label = "debug:green";
-                       gpios = <&gpioa 14 GPIO_ACTIVE_HIGH>;
-                       linux,default-trigger = "heartbeat";
-               };
-       };
-};
-
-&clk_hse {
-       clock-frequency = <25000000>;
-};
-
-&clk_lse {
-       status = "disabled";
-};
-
-&qspi {
-       pinctrl-names = "default", "sleep";
-       pinctrl-0 = <&qspi_clk_pins_a
-                    &qspi_bk1_pins_a
-                    &qspi_cs1_pins_a>;
-       pinctrl-1 = <&qspi_clk_sleep_pins_a
-                    &qspi_bk1_sleep_pins_a
-                    &qspi_cs1_sleep_pins_a>;
-       status = "okay";
-
-       flash@0 {
-               compatible = "spi-nor";
-               reg = <0>;
-               spi-rx-bus-width = <4>;
-               spi-max-frequency = <104000000>;
-               #address-cells = <1>;
-               #size-cells = <1>;
-       };
-};
-
-&qspi_bk1_pins_a {
-       pins1 {
-               bias-pull-up;
-               drive-push-pull;
-               slew-rate = <1>;
-       };
-};
-
-&ethernet0 {
-       status = "okay";
-       pinctrl-0 = <&ethernet0_rgmii_pins_x>;
-       pinctrl-1 = <&ethernet0_rgmii_sleep_pins_x>;
-       pinctrl-names = "default", "sleep";
-       phy-mode = "rgmii-id";
-       phy-handle = <&phy0>;
-       assigned-clocks = <&rcc ETHCK_K>, <&rcc PLL3_Q>;
-       assigned-clock-parents = <&rcc PLL3_Q>;
-       assigned-clock-rates = <125000000>; /* Clock PLL4 to 750Mhz in 
ATF/U-Boot */
-       st,eth-clk-sel;
-
-       mdio {
-               #address-cells = <1>;
-               #size-cells = <0>;
-               compatible = "snps,dwmac-mdio";
-
-               phy0: ethernet-phy@8 {
-                       reg = <8>;
-                       interrupts-extended = <&gpiog 7 IRQ_TYPE_LEVEL_LOW>;
-                       reset-gpios = <&gpiog 10 GPIO_ACTIVE_LOW>;
-                       reset-assert-us = <10>;
-                       reset-deassert-us = <35>;
-               };
-       };
-};
-
-&usbotg_hs {
-       dr_mode = "host";
-       pinctrl-0 = <&usbotg_hs_pins_a>;
-       pinctrl-names = "default";
-       phys = <&usbphyc_port1 0>;
-       phy-names = "usb2-phy";
-       vbus-supply = <&v5v>;
-       status = "okay";
-};
-
-&usbphyc {
-       status = "okay";
-};
-
-&usbphyc_port1 {
-       phy-supply = <&v3v3>;
-};
-
-&uart4 {
-       pinctrl-names = "default", "sleep", "idle";
-       pinctrl-0 = <&uart4_pins_a>;
-       pinctrl-1 = <&uart4_sleep_pins_a>;
-       pinctrl-2 = <&uart4_idle_pins_a>;
-       /delete-property/dmas;
-       /delete-property/dma-names;
-       status = "okay";
-};
-
-&uart4_pins_a {
-       pins1 {
-               pinmux = <STM32_PINMUX('B', 9, AF8)>; /* UART4_TX */
-               bias-disable;
-               drive-push-pull;
-               slew-rate = <0>;
-       };
-       pins2 {
-               pinmux = <STM32_PINMUX('B', 2, AF8)>; /* UART4_RX */
-               bias-pull-up;
-       };
-};
-
-&pinctrl {
-       ethernet0_rgmii_pins_x: rgmii-0 {
-               pins1 {
-                       pinmux = <STM32_PINMUX('G', 5, AF11)>, /* 
ETH_RGMII_CLK125 */
-                                <STM32_PINMUX('G', 4, AF11)>, /* 
ETH_RGMII_GTX_CLK */
-                                <STM32_PINMUX('B', 12, AF11)>, /* 
ETH_RGMII_TXD0 */
-                                <STM32_PINMUX('B', 13, AF11)>, /* 
ETH_RGMII_TXD1 */
-                                <STM32_PINMUX('C', 2, AF11)>, /* 
ETH_RGMII_TXD2 */
-                                <STM32_PINMUX('B', 8, AF11)>, /* 
ETH_RGMII_TXD3 */
-                                <STM32_PINMUX('B', 11, AF11)>, /* 
ETH_RGMII_TX_CTL */
-                                <STM32_PINMUX('C', 1, AF11)>; /* ETH_MDC */
-                       bias-disable;
-                       drive-push-pull;
-                       slew-rate = <3>;
-               };
-               pins2 {
-                       pinmux = <STM32_PINMUX('A', 2, AF11)>; /* ETH_MDIO */
-                       bias-disable;
-                       drive-push-pull;
-                       slew-rate = <0>;
-               };
-               pins3 {
-                       pinmux = <STM32_PINMUX('C', 4, AF11)>, /* 
ETH_RGMII_RXD0 */
-                                <STM32_PINMUX('C', 5, AF11)>, /* 
ETH_RGMII_RXD1 */
-                                <STM32_PINMUX('H', 6, AF11)>, /* 
ETH_RGMII_RXD2 */
-                                <STM32_PINMUX('H', 7, AF11)>, /* 
ETH_RGMII_RXD3 */
-                                <STM32_PINMUX('A', 1, AF11)>, /* 
ETH_RGMII_RX_CLK */
-                                <STM32_PINMUX('A', 7, AF11)>; /* 
ETH_RGMII_RX_CTL */
-                       bias-disable;
-               };
-       };
-
-       ethernet0_rgmii_sleep_pins_x: rgmii-sleep-0 {
-               pins1 {
-                       pinmux = <STM32_PINMUX('G', 5, ANALOG)>, /* 
ETH_RGMII_CLK125 */
-                                <STM32_PINMUX('G', 4, ANALOG)>, /* 
ETH_RGMII_GTX_CLK */
-                                <STM32_PINMUX('B', 12, ANALOG)>, /* 
ETH_RGMII_TXD0 */
-                                <STM32_PINMUX('B', 13, ANALOG)>, /* 
ETH_RGMII_TXD1 */
-                                <STM32_PINMUX('C', 2, ANALOG)>, /* 
ETH_RGMII_TXD2 */
-                                <STM32_PINMUX('B', 8, ANALOG)>, /* 
ETH_RGMII_TXD3 */
-                                <STM32_PINMUX('B', 11, ANALOG)>, /* 
ETH_RGMII_TX_CTL */
-                                <STM32_PINMUX('A', 2, ANALOG)>, /* ETH_MDIO */
-                                <STM32_PINMUX('C', 1, ANALOG)>, /* ETH_MDC */
-                                <STM32_PINMUX('C', 4, ANALOG)>, /* 
ETH_RGMII_RXD0 */
-                                <STM32_PINMUX('C', 5, ANALOG)>, /* 
ETH_RGMII_RXD1 */
-                                <STM32_PINMUX('H', 6, ANALOG)>, /* 
ETH_RGMII_RXD2 */
-                                <STM32_PINMUX('H', 7, ANALOG)>, /* 
ETH_RGMII_RXD3 */
-                                <STM32_PINMUX('A', 1, ANALOG)>, /* 
ETH_RGMII_RX_CLK */
-                                <STM32_PINMUX('A', 7, ANALOG)>; /* 
ETH_RGMII_RX_CTL */
-               };
-       };
-};
+#include <arm/st/stm32mp151c-mecio1r0.dts>
+#include "stm32mp151.dtsi"
-- 
2.39.5


Reply via email to