changeset 8e1f305e6d3a in /z/repo/gem5
details: http://repo.gem5.org/gem5?cmd=changeset;node=8e1f305e6d3a
description:
        inorder: update SE regressions

diffstat:

 tests/long/00.gzip/ref/alpha/tru64/inorder-timing/simerr      |   11 +-
 tests/long/00.gzip/ref/alpha/tru64/inorder-timing/simout      |   18 +-
 tests/long/00.gzip/ref/alpha/tru64/inorder-timing/stats.txt   |  565 ++++----
 tests/long/50.vortex/ref/alpha/tru64/inorder-timing/simerr    |   11 +-
 tests/long/50.vortex/ref/alpha/tru64/inorder-timing/simout    |   18 +-
 tests/long/50.vortex/ref/alpha/tru64/inorder-timing/stats.txt |  569 +++++----
 tests/long/60.bzip2/ref/alpha/tru64/inorder-timing/simerr     |   11 +-
 tests/long/60.bzip2/ref/alpha/tru64/inorder-timing/simout     |   18 +-
 tests/long/60.bzip2/ref/alpha/tru64/inorder-timing/stats.txt  |  571 +++++----
 tests/long/70.twolf/ref/alpha/tru64/inorder-timing/simerr     |   11 +-
 tests/long/70.twolf/ref/alpha/tru64/inorder-timing/simout     |   18 +-
 tests/long/70.twolf/ref/alpha/tru64/inorder-timing/stats.txt  |  565 ++++----
 tests/quick/00.hello/ref/alpha/linux/inorder-timing/simerr    |    1 -
 tests/quick/00.hello/ref/alpha/linux/inorder-timing/simout    |   18 +-
 tests/quick/00.hello/ref/alpha/linux/inorder-timing/stats.txt |  547 ++++----
 tests/quick/00.hello/ref/mips/linux/inorder-timing/config.ini |    2 +-
 tests/quick/00.hello/ref/mips/linux/inorder-timing/simerr     |    1 -
 tests/quick/00.hello/ref/mips/linux/inorder-timing/simout     |   18 +-
 tests/quick/00.hello/ref/mips/linux/inorder-timing/stats.txt  |  529 ++++----
 19 files changed, 1737 insertions(+), 1765 deletions(-)

diffs (truncated from 3756 to 300 lines):

diff -r 17b2781e1482 -r 8e1f305e6d3a 
tests/long/00.gzip/ref/alpha/tru64/inorder-timing/simerr
--- a/tests/long/00.gzip/ref/alpha/tru64/inorder-timing/simerr  Sun Jun 19 
21:43:42 2011 -0400
+++ b/tests/long/00.gzip/ref/alpha/tru64/inorder-timing/simerr  Sun Jun 19 
21:43:42 2011 -0400
@@ -1,11 +1,6 @@
 warn: Sockets disabled, not accepting gdb connections
-For more information see: http://www.m5sim.org/warn/d946bea6
-warn: Prefetch instrutions is Alpha do not do anything
-For more information see: http://www.m5sim.org/warn/3e0eccba
-warn: Prefetch instrutions is Alpha do not do anything
-For more information see: http://www.m5sim.org/warn/3e0eccba
-warn: Prefetch instrutions is Alpha do not do anything
-For more information see: http://www.m5sim.org/warn/3e0eccba
+warn: Prefetch instructions in Alpha do not do anything
+warn: Prefetch instructions in Alpha do not do anything
+warn: Prefetch instructions in Alpha do not do anything
 warn: ignoring syscall sigprocmask(18446744073709547831, 1, ...)
-For more information see: http://www.m5sim.org/warn/5c5b547f
 hack: be nice to actually delete the event here
diff -r 17b2781e1482 -r 8e1f305e6d3a 
tests/long/00.gzip/ref/alpha/tru64/inorder-timing/simout
--- a/tests/long/00.gzip/ref/alpha/tru64/inorder-timing/simout  Sun Jun 19 
21:43:42 2011 -0400
+++ b/tests/long/00.gzip/ref/alpha/tru64/inorder-timing/simout  Sun Jun 19 
21:43:42 2011 -0400
@@ -1,14 +1,10 @@
-M5 Simulator System
+gem5 Simulator System.  http://gem5.org
+gem5 is copyrighted software; use the --copyright option for details.
 
-Copyright (c) 2001-2008
-The Regents of The University of Michigan
-All Rights Reserved
-
-
-M5 compiled Apr 19 2011 11:52:53
-M5 started Apr 19 2011 11:58:24
-M5 executing on maize
-command line: build/ALPHA_SE/m5.fast -d 
build/ALPHA_SE/tests/fast/long/00.gzip/alpha/tru64/inorder-timing -re 
tests/run.py build/ALPHA_SE/tests/fast/long/00.gzip/alpha/tru64/inorder-timing
+gem5 compiled Jun 19 2011 06:59:13
+gem5 started Jun 19 2011 07:12:22
+gem5 executing on m60-009.pool
+command line: build/ALPHA_SE/gem5.fast -d 
build/ALPHA_SE/tests/fast/long/00.gzip/alpha/tru64/inorder-timing -re 
tests/run.py build/ALPHA_SE/tests/fast/long/00.gzip/alpha/tru64/inorder-timing
 Global frequency set at 1000000000000 ticks per second
 info: Entering event queue @ 0.  Starting simulation...
 info: Increasing stack size by one page.
@@ -43,4 +39,4 @@
 Uncompressed data 1048576 bytes in length
 Uncompressed data compared correctly
 Tested 1MB buffer: OK!
-Exiting @ tick 261641972500 because target called exit()
+Exiting @ tick 279017416500 because target called exit()
diff -r 17b2781e1482 -r 8e1f305e6d3a 
tests/long/00.gzip/ref/alpha/tru64/inorder-timing/stats.txt
--- a/tests/long/00.gzip/ref/alpha/tru64/inorder-timing/stats.txt       Sun Jun 
19 21:43:42 2011 -0400
+++ b/tests/long/00.gzip/ref/alpha/tru64/inorder-timing/stats.txt       Sun Jun 
19 21:43:42 2011 -0400
@@ -1,301 +1,304 @@
 
 ---------- Begin Simulation Statistics ----------
-host_inst_rate                                 209357                       # 
Simulator instruction rate (inst/s)
-host_mem_usage                                 403360                       # 
Number of bytes of host memory used
-host_seconds                                  2874.78                       # 
Real time elapsed on the host
-host_tick_rate                               91012809                       # 
Simulator tick rate (ticks/s)
+sim_seconds                                  0.279017                       # 
Number of seconds simulated
+sim_ticks                                279017416500                       # 
Number of ticks simulated
 sim_freq                                 1000000000000                       # 
Frequency of simulated ticks
+host_inst_rate                                 128000                       # 
Simulator instruction rate (inst/s)
+host_tick_rate                               59339940                       # 
Simulator tick rate (ticks/s)
+host_mem_usage                                 192984                       # 
Number of bytes of host memory used
+host_seconds                                  4702.02                       # 
Real time elapsed on the host
 sim_insts                                   601856964                       # 
Number of instructions simulated
-sim_seconds                                  0.261642                       # 
Number of seconds simulated
-sim_ticks                                261641972500                       # 
Number of ticks simulated
-system.cpu.activity                         88.058146                       # 
Percentage of cycles cpu is active
-system.cpu.agen_unit.agens                  155868116                       # 
Number of Address Generations
-system.cpu.branch_predictor.BTBHitPct       90.344266                       # 
BTB Hit Percentage
-system.cpu.branch_predictor.BTBHits          29143677                       # 
Number of BTB hits
-system.cpu.branch_predictor.BTBLookups       32258469                       # 
Number of BTB lookups
-system.cpu.branch_predictor.RASInCorrect            6                       # 
Number of incorrect RAS predictions.
-system.cpu.branch_predictor.condIncorrect     22153653                       # 
Number of conditional branches incorrect
-system.cpu.branch_predictor.condPredicted     59309256                       # 
Number of conditional branches predicted
-system.cpu.branch_predictor.lookups          64114012                       # 
Number of BP lookups
-system.cpu.branch_predictor.predictedNotTaken     31921338                     
  # Number of Branches Predicted As Not Taken (False).
-system.cpu.branch_predictor.predictedTaken     32192674                       
# Number of Branches Predicted As Taken (True).
-system.cpu.branch_predictor.usedRAS           1197609                       # 
Number of times the RAS was used to get a target.
-system.cpu.comBranches                       62547159                       # 
Number of Branches instructions committed
-system.cpu.comFloats                               24                       # 
Number of Floating Point instructions committed
-system.cpu.comInts                          349039879                       # 
Number of Integer instructions committed
-system.cpu.comLoads                         114514042                       # 
Number of Load instructions committed
-system.cpu.comNonSpec                              17                       # 
Number of Non-Speculative instructions committed
-system.cpu.comNops                           36304520                       # 
Number of Nop instructions committed
-system.cpu.comStores                         39451321                       # 
Number of Store instructions committed
-system.cpu.committedInsts                   601856964                       # 
Number of Instructions Simulated (Per-Thread)
-system.cpu.committedInsts_total             601856964                       # 
Number of Instructions Simulated (Total)
-system.cpu.contextSwitches                          1                       # 
Number of context switches
-system.cpu.cpi                               0.869449                       # 
CPI: Cycles Per Instruction (Per-Thread)
-system.cpu.cpi_total                         0.869449                       # 
CPI: Total CPI of All Threads
-system.cpu.dcache.ReadReq_accesses          114514042                       # 
number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_avg_miss_latency 20625.927414                       
# average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency 17534.174485                   
    # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_hits              114120879                       # 
number of ReadReq hits
-system.cpu.dcache.ReadReq_miss_latency     8109351500                       # 
number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_rate          0.003433                       # 
miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_misses               393163                       # 
number of ReadReq misses
-system.cpu.dcache.ReadReq_mshr_hits            191931                       # 
number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_miss_latency   3528437000                       
# number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate     0.001757                       # 
mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_misses          201232                       # 
number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_accesses          39451321                       # 
number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_avg_miss_latency 22782.990625                       
# average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency 20965.470977                  
     # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_hits              38930908                       # 
number of WriteReq hits
-system.cpu.dcache.WriteReq_miss_latency   11856564500                       # 
number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_rate         0.013191                       # 
miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_misses              520413                       # 
number of WriteReq misses
-system.cpu.dcache.WriteReq_mshr_hits           266250                       # 
number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_miss_latency   5328647000                      
 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_rate     0.006442                       # 
mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_misses         254163                       # 
number of WriteReq MSHR misses
-system.cpu.dcache.avg_blocked_cycles::no_mshrs     no_value                    
   # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets 15543.103448                  
     # average number of cycles each access was blocked
-system.cpu.dcache.avg_refs                 336.085787                       # 
Average number of references to valid blocks.
-system.cpu.dcache.blocked::no_mshrs                 0                       # 
number of cycles access was blocked
-system.cpu.dcache.blocked::no_targets             116                       # 
number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_mshrs            0                       
# number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets      1803000                      
 # number of cycles access was blocked
-system.cpu.dcache.cache_copies                      0                       # 
number of cache copies performed
-system.cpu.dcache.demand_accesses           153965363                       # 
number of demand (read+write) accesses
-system.cpu.dcache.demand_avg_miss_latency 21854.685324                       # 
average overall miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency 19449.234181                    
   # average overall mshr miss latency
-system.cpu.dcache.demand_hits               153051787                       # 
number of demand (read+write) hits
-system.cpu.dcache.demand_miss_latency     19965916000                       # 
number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_rate           0.005934                       # 
miss rate for demand accesses
-system.cpu.dcache.demand_misses                913576                       # 
number of demand (read+write) misses
-system.cpu.dcache.demand_mshr_hits             458181                       # 
number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_miss_latency   8857084000                       
# number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_rate      0.002958                       # 
mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_misses           455395                       # 
number of demand (read+write) MSHR misses
-system.cpu.dcache.fast_writes                       0                       # 
number of fast writes performed
-system.cpu.dcache.mshr_cap_events                   0                       # 
number of times MSHR cap was activated
-system.cpu.dcache.no_allocate_misses                0                       # 
Number of misses that were no-allocate
-system.cpu.dcache.occ_blocks::0           4091.682212                       # 
Average occupied blocks per context
-system.cpu.dcache.occ_percent::0             0.998946                       # 
Average percentage of cache occupancy
-system.cpu.dcache.overall_accesses          153965363                       # 
number of overall (read+write) accesses
-system.cpu.dcache.overall_avg_miss_latency 21854.685324                       
# average overall miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency 19449.234181                   
    # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_uncacheable_latency     no_value            
           # average overall mshr uncacheable latency
-system.cpu.dcache.overall_hits              153051787                       # 
number of overall hits
-system.cpu.dcache.overall_miss_latency    19965916000                       # 
number of overall miss cycles
-system.cpu.dcache.overall_miss_rate          0.005934                       # 
miss rate for overall accesses
-system.cpu.dcache.overall_misses               913576                       # 
number of overall misses
-system.cpu.dcache.overall_mshr_hits            458181                       # 
number of overall MSHR hits
-system.cpu.dcache.overall_mshr_miss_latency   8857084000                       
# number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_rate     0.002958                       # 
mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_misses          455395                       # 
number of overall MSHR misses
-system.cpu.dcache.overall_mshr_uncacheable_latency            0                
       # number of overall MSHR uncacheable cycles
-system.cpu.dcache.overall_mshr_uncacheable_misses            0                 
      # number of overall MSHR uncacheable misses
-system.cpu.dcache.replacements                 451299                       # 
number of replacements
-system.cpu.dcache.sampled_refs                 455395                       # 
Sample count of references to valid blocks.
-system.cpu.dcache.soft_prefetch_mshr_full            0                       # 
number of mshr full events for SW prefetching instrutions
-system.cpu.dcache.tagsinuse               4091.682212                       # 
Cycle average of tags in use
-system.cpu.dcache.total_refs                153051787                       # 
Total number of references to valid blocks.
-system.cpu.dcache.warmup_cycle              444176000                       # 
Cycle when the warmup percentage was hit.
-system.cpu.dcache.writebacks                   408189                       # 
number of writebacks
-system.cpu.dtb.data_accesses                153970296                       # 
DTB accesses
-system.cpu.dtb.data_acv                             0                       # 
DTB access violations
-system.cpu.dtb.data_hits                    153965363                       # 
DTB hits
-system.cpu.dtb.data_misses                       4933                       # 
DTB misses
-system.cpu.dtb.fetch_accesses                       0                       # 
ITB accesses
-system.cpu.dtb.fetch_acv                            0                       # 
ITB acv
 system.cpu.dtb.fetch_hits                           0                       # 
ITB hits
 system.cpu.dtb.fetch_misses                         0                       # 
ITB misses
-system.cpu.dtb.read_accesses                114516673                       # 
DTB read accesses
+system.cpu.dtb.fetch_acv                            0                       # 
ITB acv
+system.cpu.dtb.fetch_accesses                       0                       # 
ITB accesses
+system.cpu.dtb.read_hits                    114517555                       # 
DTB read hits
+system.cpu.dtb.read_misses                       2631                       # 
DTB read misses
 system.cpu.dtb.read_acv                             0                       # 
DTB read access violations
-system.cpu.dtb.read_hits                    114514042                       # 
DTB read hits
-system.cpu.dtb.read_misses                       2631                       # 
DTB read misses
-system.cpu.dtb.write_accesses                39453623                       # 
DTB write accesses
+system.cpu.dtb.read_accesses                114520186                       # 
DTB read accesses
+system.cpu.dtb.write_hits                    39666604                       # 
DTB write hits
+system.cpu.dtb.write_misses                      2302                       # 
DTB write misses
 system.cpu.dtb.write_acv                            0                       # 
DTB write access violations
-system.cpu.dtb.write_hits                    39451321                       # 
DTB write hits
-system.cpu.dtb.write_misses                      2302                       # 
DTB write misses
-system.cpu.execution_unit.executions        419011350                       # 
Number of Instructions Executed.
-system.cpu.execution_unit.mispredictPct     35.419120                       # 
Percentage of Incorrect Branches Predicts
-system.cpu.execution_unit.mispredicted       22153653                       # 
Number of Branches Incorrectly Predicted
-system.cpu.execution_unit.predicted          40393506                       # 
Number of Branches Incorrectly Predicted
-system.cpu.execution_unit.predictedNotTakenIncorrect     19275234              
         # Number of Branches Incorrectly Predicted As Not Taken).
-system.cpu.execution_unit.predictedTakenIncorrect      2878419                 
      # Number of Branches Incorrectly Predicted As Taken.
-system.cpu.icache.ReadReq_accesses           25645163                       # 
number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_avg_miss_latency 55761.178862                       
# average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency 53508.177570                   
    # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_hits               25644179                       # 
number of ReadReq hits
-system.cpu.icache.ReadReq_miss_latency       54869000                       # 
number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_rate          0.000038                       # 
miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_misses                  984                       # 
number of ReadReq misses
-system.cpu.icache.ReadReq_mshr_hits               128                       # 
number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_miss_latency     45803000                       
# number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate     0.000033                       # 
mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_misses             856                       # 
number of ReadReq MSHR misses
-system.cpu.icache.avg_blocked_cycles::no_mshrs     no_value                    
   # average number of cycles each access was blocked
-system.cpu.icache.avg_blocked_cycles::no_targets        21500                  
     # average number of cycles each access was blocked
-system.cpu.icache.avg_refs               29958.153037                       # 
Average number of references to valid blocks.
+system.cpu.dtb.write_accesses                39668906                       # 
DTB write accesses
+system.cpu.dtb.data_hits                    154184159                       # 
DTB hits
+system.cpu.dtb.data_misses                       4933                       # 
DTB misses
+system.cpu.dtb.data_acv                             0                       # 
DTB access violations
+system.cpu.dtb.data_accesses                154189092                       # 
DTB accesses
+system.cpu.itb.fetch_hits                    29078095                       # 
ITB hits
+system.cpu.itb.fetch_misses                        22                       # 
ITB misses
+system.cpu.itb.fetch_acv                            0                       # 
ITB acv
+system.cpu.itb.fetch_accesses                29078117                       # 
ITB accesses
+system.cpu.itb.read_hits                            0                       # 
DTB read hits
+system.cpu.itb.read_misses                          0                       # 
DTB read misses
+system.cpu.itb.read_acv                             0                       # 
DTB read access violations
+system.cpu.itb.read_accesses                        0                       # 
DTB read accesses
+system.cpu.itb.write_hits                           0                       # 
DTB write hits
+system.cpu.itb.write_misses                         0                       # 
DTB write misses
+system.cpu.itb.write_acv                            0                       # 
DTB write access violations
+system.cpu.itb.write_accesses                       0                       # 
DTB write accesses
+system.cpu.itb.data_hits                            0                       # 
DTB hits
+system.cpu.itb.data_misses                          0                       # 
DTB misses
+system.cpu.itb.data_acv                             0                       # 
DTB access violations
+system.cpu.itb.data_accesses                        0                       # 
DTB accesses
+system.cpu.workload.num_syscalls                   17                       # 
Number of system calls
+system.cpu.numCycles                        558034834                       # 
number of cpu cycles simulated
+system.cpu.numWorkItemsStarted                      0                       # 
number of work items this cpu started
+system.cpu.numWorkItemsCompleted                    0                       # 
number of work items this cpu completed
+system.cpu.contextSwitches                          1                       # 
Number of context switches
+system.cpu.threadCycles                     547808694                       # 
Total Number of Cycles A Thread Was Active in CPU (Per-Thread)
+system.cpu.smtCycles                                0                       # 
Total number of cycles that the CPU was in SMT-mode
+system.cpu.timesIdled                          412073                       # 
Number of times that the entire CPU went into an idle state and unscheduled 
itself
+system.cpu.idleCycles                        61249901                       # 
Number of cycles cpu's stages were not processed
+system.cpu.runCycles                        496784933                       # 
Number of cycles cpu stages are processed.
+system.cpu.activity                         89.024000                       # 
Percentage of cycles cpu is active
+system.cpu.comLoads                         114514042                       # 
Number of Load instructions committed
+system.cpu.comStores                         39451321                       # 
Number of Store instructions committed
+system.cpu.comBranches                       62547159                       # 
Number of Branches instructions committed
+system.cpu.comNops                           36304520                       # 
Number of Nop instructions committed
+system.cpu.comNonSpec                              17                       # 
Number of Non-Speculative instructions committed
+system.cpu.comInts                          349039879                       # 
Number of Integer instructions committed
+system.cpu.comFloats                               24                       # 
Number of Floating Point instructions committed
+system.cpu.committedInsts                   601856964                       # 
Number of Instructions Simulated (Per-Thread)
+system.cpu.smtCommittedInsts                        0                       # 
Number of SMT Instructions Simulated (Per-Thread)
+system.cpu.committedInsts_total             601856964                       # 
Number of Instructions Simulated (Total)
+system.cpu.cpi                               0.927188                       # 
CPI: Cycles Per Instruction (Per-Thread)
+system.cpu.smt_cpi                           no_value                       # 
CPI: Total SMT-CPI
+system.cpu.cpi_total                         0.927188                       # 
CPI: Total CPI of All Threads
+system.cpu.ipc                               1.078529                       # 
IPC: Instructions Per Cycle (Per-Thread)
+system.cpu.smt_ipc                           no_value                       # 
IPC: Total SMT-IPC
+system.cpu.ipc_total                         1.078529                       # 
IPC: Total IPC of All Threads
+system.cpu.branch_predictor.lookups          90037625                       # 
Number of BP lookups
+system.cpu.branch_predictor.condPredicted     84897563                       # 
Number of conditional branches predicted
+system.cpu.branch_predictor.condIncorrect     39773148                       # 
Number of conditional branches incorrect
+system.cpu.branch_predictor.BTBLookups       49497029                       # 
Number of BTB lookups
+system.cpu.branch_predictor.BTBHits          39091844                       # 
Number of BTB hits
+system.cpu.branch_predictor.usedRAS           1197609                       # 
Number of times the RAS was used to get a target.
+system.cpu.branch_predictor.RASInCorrect            6                       # 
Number of incorrect RAS predictions.
+system.cpu.branch_predictor.BTBHitPct       78.978163                       # 
BTB Hit Percentage
+system.cpu.branch_predictor.predictedTaken     41686827                       
# Number of Branches Predicted As Taken (True).
+system.cpu.branch_predictor.predictedNotTaken     48350798                     
  # Number of Branches Predicted As Not Taken (False).
+system.cpu.regfile_manager.intRegFileReads    541420411                       
# Number of Reads from Int. Register File
+system.cpu.regfile_manager.intRegFileWrites    463854846                       
# Number of Writes to Int. Register File
+system.cpu.regfile_manager.intRegFileAccesses   1005275257                     
  # Total Accesses (Read+Write) to the Int. Register File
+system.cpu.regfile_manager.floatRegFileReads          162                      
 # Number of Reads from FP Register File
+system.cpu.regfile_manager.floatRegFileWrites           42                     
  # Number of Writes to FP Register File
+system.cpu.regfile_manager.floatRegFileAccesses          204                   
    # Total Accesses (Read+Write) to the FP Register File
+system.cpu.regfile_manager.regForwards      257533113                       # 
Number of Registers Read Through Forwarding Logic
+system.cpu.agen_unit.agens                  154627572                       # 
Number of Address Generations
+system.cpu.execution_unit.predictedTakenIncorrect     38276366                 
      # Number of Branches Incorrectly Predicted As Taken.
+system.cpu.execution_unit.predictedNotTakenIncorrect      1491795              
         # Number of Branches Incorrectly Predicted As Not Taken).
+system.cpu.execution_unit.mispredicted       39768161                       # 
Number of Branches Incorrectly Predicted
+system.cpu.execution_unit.predicted          22779717                       # 
Number of Branches Incorrectly Predicted
+system.cpu.execution_unit.mispredictPct     63.580352                       # 
Percentage of Incorrect Branches Predicts
+system.cpu.execution_unit.executions        411890550                       # 
Number of Instructions Executed.
+system.cpu.mult_div_unit.multiplies              6482                       # 
Number of Multipy Operations Executed
+system.cpu.mult_div_unit.divides                    0                       # 
Number of Divide Operations Executed
+system.cpu.stage0.idleCycles                210144173                       # 
Number of cycles 0 instructions are processed.
+system.cpu.stage0.runCycles                 347890661                       # 
Number of cycles 1+ instructions are processed.
+system.cpu.stage0.utilization               62.342105                       # 
Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage1.idleCycles                246346046                       # 
Number of cycles 0 instructions are processed.
+system.cpu.stage1.runCycles                 311688788                       # 
Number of cycles 1+ instructions are processed.
+system.cpu.stage1.utilization               55.854719                       # 
Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage2.idleCycles                214904658                       # 
Number of cycles 0 instructions are processed.
+system.cpu.stage2.runCycles                 343130176                       # 
Number of cycles 1+ instructions are processed.
+system.cpu.stage2.utilization               61.489025                       # 
Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage3.idleCycles                446207500                       # 
Number of cycles 0 instructions are processed.
+system.cpu.stage3.runCycles                 111827334                       # 
Number of cycles 1+ instructions are processed.
+system.cpu.stage3.utilization               20.039490                       # 
Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage4.idleCycles                210384695                       # 
Number of cycles 0 instructions are processed.
+system.cpu.stage4.runCycles                 347650139                       # 
Number of cycles 1+ instructions are processed.
+system.cpu.stage4.utilization               62.299003                       # 
Percentage of cycles stage was utilized (processing insts).
+system.cpu.icache.replacements                     30                       # 
number of replacements
+system.cpu.icache.tagsinuse                726.393228                       # 
Cycle average of tags in use
+system.cpu.icache.total_refs                 29077078                       # 
Total number of references to valid blocks.
+system.cpu.icache.sampled_refs                    852                       # 
Sample count of references to valid blocks.
+system.cpu.icache.avg_refs               34128.025822                       # 
Average number of references to valid blocks.
+system.cpu.icache.warmup_cycle                      0                       # 
Cycle when the warmup percentage was hit.
+system.cpu.icache.occ_blocks::0            726.393228                       # 
Average occupied blocks per context
+system.cpu.icache.occ_percent::0             0.354684                       # 
Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits               29077078                       # 
number of ReadReq hits
_______________________________________________
gem5-dev mailing list
[email protected]
http://m5sim.org/mailman/listinfo/gem5-dev

Reply via email to