On Wed, May 02, 2012 at 12:07:06PM +0100, Chris Wilson wrote:
> We only execute intel_decrease_pllclock for pre-PCH hardware, typically
> gen4 mobiles. However, in the variable declaration we did read from the
> non-PCH DPLL register, quite naughty and detected by SandyBridge.
>
> Reported-by: Andrey Rahmatullin <[email protected]>
> References: https://bugs.freedesktop.org/show_bug.cgi?id=49025
> Signed-off-by: Chris Wilson <[email protected]>
Picked up for -fixes (with Andrey's tested-by added), thanks for the patch.
-Daniel
--
Daniel Vetter
Mail: [email protected]
Mobile: +41 (0)79 365 57 48
_______________________________________________
Intel-gfx mailing list
[email protected]
http://lists.freedesktop.org/mailman/listinfo/intel-gfx