Replace struct drm_i915_private with struct intel_display in
configure_dual_link_mode.

Signed-off-by: Ankit Nautiyal <[email protected]>
---
 drivers/gpu/drm/i915/display/icl_dsi.c | 12 ++++++------
 1 file changed, 6 insertions(+), 6 deletions(-)

diff --git a/drivers/gpu/drm/i915/display/icl_dsi.c 
b/drivers/gpu/drm/i915/display/icl_dsi.c
index 2f94644f51f3..79e149d51cb2 100644
--- a/drivers/gpu/drm/i915/display/icl_dsi.c
+++ b/drivers/gpu/drm/i915/display/icl_dsi.c
@@ -278,12 +278,12 @@ static void configure_dual_link_mode(struct intel_encoder 
*encoder,
                                     const struct intel_crtc_state *pipe_config,
                                     u8 dual_link, u8 pixel_overlap)
 {
-       struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
+       struct intel_display *display = to_intel_display(encoder);
        i915_reg_t dss_ctl1_reg, dss_ctl2_reg;
        u32 dss_ctl1;
 
        /* FIXME: Move all DSS handling to intel_vdsc.c */
-       if (DISPLAY_VER(dev_priv) >= 12) {
+       if (DISPLAY_VER(display) >= 12) {
                struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
 
                dss_ctl1_reg = ICL_PIPE_DSS_CTL1(crtc->pipe);
@@ -293,7 +293,7 @@ static void configure_dual_link_mode(struct intel_encoder 
*encoder,
                dss_ctl2_reg = DSS_CTL2;
        }
 
-       dss_ctl1 = intel_de_read(dev_priv, dss_ctl1_reg);
+       dss_ctl1 = intel_de_read(display, dss_ctl1_reg);
        dss_ctl1 |= SPLITTER_ENABLE;
        dss_ctl1 &= ~OVERLAP_PIXELS_MASK;
        dss_ctl1 |= OVERLAP_PIXELS(pixel_overlap);
@@ -308,19 +308,19 @@ static void configure_dual_link_mode(struct intel_encoder 
*encoder,
                dl_buffer_depth = hactive / 2 + pixel_overlap;
 
                if (dl_buffer_depth > MAX_DL_BUFFER_TARGET_DEPTH)
-                       drm_err(&dev_priv->drm,
+                       drm_err(display->drm,
                                "DL buffer depth exceed max value\n");
 
                dss_ctl1 &= ~LEFT_DL_BUF_TARGET_DEPTH_MASK;
                dss_ctl1 |= LEFT_DL_BUF_TARGET_DEPTH(dl_buffer_depth);
-               intel_de_rmw(dev_priv, dss_ctl2_reg, 
RIGHT_DL_BUF_TARGET_DEPTH_MASK,
+               intel_de_rmw(display, dss_ctl2_reg, 
RIGHT_DL_BUF_TARGET_DEPTH_MASK,
                             RIGHT_DL_BUF_TARGET_DEPTH(dl_buffer_depth));
        } else {
                /* Interleave */
                dss_ctl1 |= DUAL_LINK_MODE_INTERLEAVE;
        }
 
-       intel_de_write(dev_priv, dss_ctl1_reg, dss_ctl1);
+       intel_de_write(display, dss_ctl1_reg, dss_ctl1);
 }
 
 /* aka DSI 8X clock */
-- 
2.45.2

Reply via email to