> -----Original Message-----
> From: Intel-xe <[email protected]> On Behalf Of Jouni
> Högander
> Sent: Monday, 17 March 2025 10.19
> To: [email protected]; [email protected]
> Cc: Hogander, Jouni <[email protected]>
> Subject: [PATCH v2 07/11] drm/i915/psr: Add mechanism to notify PSR of DC5/6
> enable disable
> 
> We need to apply/remove workaround for underrun on idle PSR HW issue
> (Wa_16025596647) when DC5/6 is enabled/disabled. This patch implements
> mechanism to notify PSR about DC5/6 enable/disable and applies/removes the
> workaround using this notification.
> 
> Bspec: 74115
> 

Reviewed-by: Mika Kahola <[email protected]>

> Signed-off-by: Jouni Högander <[email protected]>
> ---
>  .../gpu/drm/i915/display/intel_display_core.h |  2 +
>  drivers/gpu/drm/i915/display/intel_psr.c      | 50 +++++++++++++++++++
>  drivers/gpu/drm/i915/display/intel_psr.h      |  2 +
>  3 files changed, 54 insertions(+)
> 
> diff --git a/drivers/gpu/drm/i915/display/intel_display_core.h
> b/drivers/gpu/drm/i915/display/intel_display_core.h
> index 3673275f9061a..7ca1e7d710133 100644
> --- a/drivers/gpu/drm/i915/display/intel_display_core.h
> +++ b/drivers/gpu/drm/i915/display/intel_display_core.h
> @@ -575,6 +575,8 @@ struct intel_display {
>       struct intel_vbt_data vbt;
>       struct intel_dmc_wl wl;
>       struct intel_wm wm;
> +
> +     struct work_struct psr_dc5_dc6_wa_work;
>  };
> 
>  #endif /* __INTEL_DISPLAY_CORE_H__ */
> diff --git a/drivers/gpu/drm/i915/display/intel_psr.c
> b/drivers/gpu/drm/i915/display/intel_psr.c
> index 4b62d5832cbfa..baf6a7110a555 100644
> --- a/drivers/gpu/drm/i915/display/intel_psr.c
> +++ b/drivers/gpu/drm/i915/display/intel_psr.c
> @@ -3718,6 +3718,56 @@ static void
> intel_psr_apply_underrun_on_idle_wa_locked(struct intel_dp *intel_dp
>               psr1_apply_underrun_on_idle_wa_locked(intel_dp,
> dc5_dc6_blocked);  }
> 
> +static void psr_dc5_dc6_wa_work(struct work_struct *work) {
> +     struct intel_display *display = container_of(work, typeof(*display),
> +                                                  psr_dc5_dc6_wa_work);
> +     struct intel_encoder *encoder;
> +
> +     for_each_intel_encoder_with_psr(display->drm, encoder) {
> +             struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
> +
> +             mutex_lock(&intel_dp->psr.lock);
> +
> +             if (intel_dp->psr.enabled && !intel_dp-
> >psr.panel_replay_enabled)
> +
>       intel_psr_apply_underrun_on_idle_wa_locked(intel_dp);
> +
> +             mutex_unlock(&intel_dp->psr.lock);
> +     }
> +}
> +
> +/**
> + * intel_psr_notify_dc5_dc6 - Notify PSR about enable/disable dc5/dc6
> + * @display: intel atomic state
> + *
> + * This is targeted for underrun on idle PSR HW bug (Wa_16025596647) to
> +schedule
> + * psr_dc5_dc6_wa_work used for applying/removing the workaround.
> + */
> +void intel_psr_notify_dc5_dc6(struct intel_display *display) {
> +     if (DISPLAY_VER(display) != 20 &&
> +         !IS_DISPLAY_VERx100_STEP(display, 3000, STEP_A0, STEP_B0))
> +             return;
> +
> +     schedule_work(&display->psr_dc5_dc6_wa_work);
> +}
> +
> +/**
> + * intel_psr_dc5_dc6_wa_init - Init work for underrun on idle PSR HW
> +bug wa
> + * @display: intel atomic state
> + *
> + * This is targeted for underrun on idle PSR HW bug (Wa_16025596647) to
> +init
> + * psr_dc5_dc6_wa_work used for applying the workaround.
> + */
> +void intel_psr_dc5_dc6_wa_init(struct intel_display *display) {
> +     if (DISPLAY_VER(display) != 20 &&
> +         !IS_DISPLAY_VERx100_STEP(display, 3000, STEP_A0, STEP_B0))
> +             return;
> +
> +     INIT_WORK(&display->psr_dc5_dc6_wa_work, psr_dc5_dc6_wa_work);
> }
> +
>  /**
>   * intel_psr_notify_pipe_change - Notify PSR about enable/disable of a pipe
>   * @state: intel atomic state
> diff --git a/drivers/gpu/drm/i915/display/intel_psr.h
> b/drivers/gpu/drm/i915/display/intel_psr.h
> index 273e70a50915c..bfe368239bc27 100644
> --- a/drivers/gpu/drm/i915/display/intel_psr.h
> +++ b/drivers/gpu/drm/i915/display/intel_psr.h
> @@ -62,6 +62,8 @@ void intel_psr_resume(struct intel_dp *intel_dp);  bool
> intel_psr_needs_block_dc_vblank(const struct intel_crtc_state *crtc_state);  
> void
> intel_psr_notify_pipe_change(struct intel_atomic_state *state,
>                                 struct intel_crtc *crtc, bool enable);
> +void intel_psr_notify_dc5_dc6(struct intel_display *display); void
> +intel_psr_dc5_dc6_wa_init(struct intel_display *display);
>  bool intel_psr_link_ok(struct intel_dp *intel_dp);
> 
>  void intel_psr_lock(const struct intel_crtc_state *crtc_state);
> --
> 2.43.0

Reply via email to