On 9/08/19 8:37 PM, Shirley Her (SC) wrote:
> Change register name O2_PLL_WDT_CONTROL1 to O2_PLL_DLL_WDT_CONTROL1
> 
> Signed-off-by:Shirley Her <shirley....@bayhubtech.com>

Please change the subject to:

mmc: sdhci-pci-o2micro: Change O2 Host PLL and DLL register name

> ---
> change in V6:
>  1. change subject and commit message to match the patch
>  2. change register name O2_PLL_WDT_CONTROL1 to O2_PLL_DLL_WDT_CONTROL1
> 
> change in V5:
>  1. split 2 patches into 3 patches
>  2. make dll_adjust_count start from 0
>  3. fix ret overwritten issue
>  4. use break instead of goto
> 
> change in V4:
>  1. add a bug fix for V3
> 
> change in V3:
>  1. add more explanation in dll_recovery and execute_tuning function
>  2. move dll_adjust_count to O2_host struct
>  3. fix some coding style error
>  4. renaming O2_PLL_WDT_CONTROL1 TO O2_PLL_DLL_WDT_CONTROL1
> 
> change in V2:
>  1. use usleep_range instead of udelay
>  2. move dll_adjust_count to sdhci-pci-o2micro.c
> 
> chagne in V1:
>  1. add error recovery function to relock DLL with correct phase
>  2. retuning HS200 after DLL locked
> ---
>  drivers/mmc/host/sdhci-pci-o2micro.c | 16 ++++++++--------
>  1 file changed, 8 insertions(+), 8 deletions(-)
> 
> diff --git a/drivers/mmc/host/sdhci-pci-o2micro.c 
> b/drivers/mmc/host/sdhci-pci-o2micro.c
> index 9dc4548..b3a33d9 100644
> --- a/drivers/mmc/host/sdhci-pci-o2micro.c
> +++ b/drivers/mmc/host/sdhci-pci-o2micro.c
> @@ -51,7 +51,7 @@
>  #define O2_SD_VENDOR_SETTING2        0x1C8
>  #define O2_SD_HW_TUNING_DISABLE      BIT(4)
>  
> -#define O2_PLL_WDT_CONTROL1  0x1CC
> +#define O2_PLL_DLL_WDT_CONTROL1      0x1CC
>  #define  O2_PLL_FORCE_ACTIVE BIT(18)
>  #define  O2_PLL_LOCK_STATUS  BIT(14)
>  #define  O2_PLL_SOFT_RESET   BIT(12)
> @@ -316,23 +316,23 @@ static void sdhci_o2_enable_internal_clock(struct 
> sdhci_host *host)
>       u32 scratch32;
>  
>       /* PLL software reset */
> -     scratch32 = sdhci_readl(host, O2_PLL_WDT_CONTROL1);
> +     scratch32 = sdhci_readl(host, O2_PLL_DLL_WDT_CONTROL1);
>       scratch32 |= O2_PLL_SOFT_RESET;
> -     sdhci_writel(host, scratch32, O2_PLL_WDT_CONTROL1);
> +     sdhci_writel(host, scratch32, O2_PLL_DLL_WDT_CONTROL1);
>       udelay(1);
>       scratch32 &= ~(O2_PLL_SOFT_RESET);
> -     sdhci_writel(host, scratch32, O2_PLL_WDT_CONTROL1);
> +     sdhci_writel(host, scratch32, O2_PLL_DLL_WDT_CONTROL1);
>  
>       /* PLL force active */
>       scratch32 |= O2_PLL_FORCE_ACTIVE;
> -     sdhci_writel(host, scratch32, O2_PLL_WDT_CONTROL1);
> +     sdhci_writel(host, scratch32, O2_PLL_DLL_WDT_CONTROL1);
>  
>       /* Wait max 20 ms */
>       timeout = ktime_add_ms(ktime_get(), 20);
>       while (1) {
>               bool timedout = ktime_after(ktime_get(), timeout);
>  
> -             scratch = sdhci_readw(host, O2_PLL_WDT_CONTROL1);
> +             scratch = sdhci_readw(host, O2_PLL_DLL_WDT_CONTROL1);
>               if (scratch & O2_PLL_LOCK_STATUS)
>                       break;
>               if (timedout) {
> @@ -350,9 +350,9 @@ static void sdhci_o2_enable_internal_clock(struct 
> sdhci_host *host)
>  
>  out:
>       /* Cancel PLL force active */
> -     scratch32 = sdhci_readl(host, O2_PLL_WDT_CONTROL1);
> +     scratch32 = sdhci_readl(host, O2_PLL_DLL_WDT_CONTROL1);
>       scratch32 &= ~O2_PLL_FORCE_ACTIVE;
> -     sdhci_writel(host, scratch32, O2_PLL_WDT_CONTROL1);
> +     sdhci_writel(host, scratch32, O2_PLL_DLL_WDT_CONTROL1);
>  }
>  
>  static int sdhci_o2_get_cd(struct mmc_host *mmc)
> 

Reply via email to