On Mon, 2021-03-01 at 16:17 +0100, Benjamin Gaignard wrote:
> IMX8MQ SoC got a dedicated hardware block to reset the video processor
> units (G1 and G2).
> 
> Signed-off-by: Benjamin Gaignard <benjamin.gaign...@collabora.com>
> ---
>  drivers/reset/Kconfig            |   8 ++
>  drivers/reset/Makefile           |   1 +
>  drivers/reset/reset-imx8mq-vpu.c | 169 +++++++++++++++++++++++++++++++
>  3 files changed, 178 insertions(+)
>  create mode 100644 drivers/reset/reset-imx8mq-vpu.c
> 
> diff --git a/drivers/reset/Kconfig b/drivers/reset/Kconfig
> index 71ab75a46491..fa95380b271a 100644
> --- a/drivers/reset/Kconfig
> +++ b/drivers/reset/Kconfig
> @@ -80,6 +80,14 @@ config RESET_IMX7
>       help
>         This enables the reset controller driver for i.MX7 SoCs.
>  
> +config RESET_VPU_IMX8MQ
> +     tristate "i.MX8MQ VPU Reset Driver"
> +     depends on HAS_IOMEM
> +     depends on (ARM64 && ARCH_MXC) || COMPILE_TEST
> +     select MFD_SYSCON
> +     help
> +       This enables the VPU reset controller driver for i.MX8MQ SoCs.
> +
>  config RESET_INTEL_GW
>       bool "Intel Reset Controller Driver"
>       depends on OF && HAS_IOMEM
> diff --git a/drivers/reset/Makefile b/drivers/reset/Makefile
> index 1054123fd187..6007e0cdfc05 100644
> --- a/drivers/reset/Makefile
> +++ b/drivers/reset/Makefile
> @@ -12,6 +12,7 @@ obj-$(CONFIG_RESET_BRCMSTB) += reset-brcmstb.o
>  obj-$(CONFIG_RESET_BRCMSTB_RESCAL) += reset-brcmstb-rescal.o
>  obj-$(CONFIG_RESET_HSDK) += reset-hsdk.o
>  obj-$(CONFIG_RESET_IMX7) += reset-imx7.o
> +obj-$(CONFIG_RESET_VPU_IMX8MQ) += reset-imx8mq-vpu.o
>  obj-$(CONFIG_RESET_INTEL_GW) += reset-intel-gw.o
>  obj-$(CONFIG_RESET_LANTIQ) += reset-lantiq.o
>  obj-$(CONFIG_RESET_LPC18XX) += reset-lpc18xx.o
> diff --git a/drivers/reset/reset-imx8mq-vpu.c 
> b/drivers/reset/reset-imx8mq-vpu.c
> new file mode 100644
> index 000000000000..14c589f19266
> --- /dev/null
> +++ b/drivers/reset/reset-imx8mq-vpu.c
> @@ -0,0 +1,169 @@
> +// SPDX-License-Identifier: GPL-2.0-only
> +/*
> + * Copyright (c) 2021, Collabora
> + *
> + * i.MX8MQ VPU Reset Controller driver
> + *
> + * Author: Benjamin Gaignard <benjamin.gaign...@collabora.com>
> + */
> +
> +#include <linux/clk.h>
> +#include <linux/delay.h>
> +#include <linux/mfd/syscon.h>
> +#include <linux/module.h>
> +#include <linux/of_device.h>
> +#include <linux/platform_device.h>
> +#include <linux/reset-controller.h>
> +#include <linux/regmap.h>
> +#include <dt-bindings/reset/imx8mq-vpu-reset.h>
> +
> +#define CTRL_SOFT_RESET              0x00
> +#define RESET_G1             ((u32)BIT(1))
> +#define RESET_G2             ((u32)BIT(0))
> +
> +#define CTRL_ENABLE          0x04
> +#define ENABLE_G1            BIT(1)
> +#define ENABLE_G2            BIT(0)
> +
> +#define CTRL_G1_DEC_FUSE     0x08
> +#define CTRL_G1_PP_FUSE              0x0c
> +#define CTRL_G2_DEC_FUSE     0x10
> +
> +struct imx8mq_vpu_reset {
> +     struct reset_controller_dev rcdev;
> +     struct regmap *regmap;
> +     struct clk_bulk_data *clocks;
> +     int num_clocks;
> +     struct device *dev;
> +};
> +
> +static inline struct imx8mq_vpu_reset *to_imx8mq_vpu_reset(struct 
> reset_controller_dev *rcdev)
> +{
> +     return container_of(rcdev, struct imx8mq_vpu_reset, rcdev);
> +}
> +
> +static int imx8mq_vpu_reset_assert(struct reset_controller_dev *rcdev,
> +                                unsigned long id)
> +{
> +     struct imx8mq_vpu_reset *reset = to_imx8mq_vpu_reset(rcdev);
> +     int ret = -EINVAL;
> +
> +     ret = clk_bulk_prepare_enable(reset->num_clocks, reset->clocks);
> +     if (ret) {
> +             dev_err(reset->dev, "Failed to prepare clocks\n");
> +             return ret;
> +     }
> +
> +     switch (id) {
> +     case IMX8MQ_RESET_VPU_RESET_G1:
> +             ret = regmap_update_bits(reset->regmap, CTRL_SOFT_RESET, 
> RESET_G1, ~RESET_G1);
> +             ret |= regmap_update_bits(reset->regmap, CTRL_ENABLE, 
> ENABLE_G1, ENABLE_G1);
> +             break;
> +     case IMX8MQ_RESET_VPU_RESET_G2:
> +             ret = regmap_update_bits(reset->regmap, CTRL_SOFT_RESET, 
> RESET_G2, ~RESET_G2);
> +             ret |= regmap_update_bits(reset->regmap, CTRL_ENABLE, 
> ENABLE_G2, ENABLE_G2);

This doesn't belong in reset_assert.

> +             break;
> +     }
> +
> +     /* Set values of the fuse registers */
> +     ret |= regmap_write(reset->regmap, CTRL_G1_DEC_FUSE, 0xffffffff);
> +     ret |= regmap_write(reset->regmap, CTRL_G1_PP_FUSE, 0xffffffff);
> +     ret |= regmap_write(reset->regmap, CTRL_G2_DEC_FUSE, 0xffffffff);

Same as above, this doesn't belong in reset_assert.

> +     clk_bulk_disable_unprepare(reset->num_clocks, reset->clocks);

Also I assume that only the VPU_DEC_ROOT clock is required to control
these registers. Enabling the VPU_G1_ROOT and VPU_G2_ROOT clocks
(presumably to make sure the resets propagate into the respective VPU
core) would be the reset consumer's responsibility.

regards
Philipp

Reply via email to