Hi, On Wed, Oct 12, 2016 at 04:10:03PM +0800, Icenowy Zheng wrote: > > On Wed, Oct 12, 2016 at 12:20 PM, Icenowy Zheng <icen...@aosc.xyz> wrote: > > > The PWM controller in A31 is different with other Allwinner SoCs, with > > > a control register per channel (in other SoCs the control register is > > > shared), and each channel are allocated 16 bytes of address (but only 8 > > > bytes are used.). The register map in one channel is just like a > > > single-channel A10 PWM controller, however, A31 have a different > > > prescaler table than other SoCs. > > > > > > In order to use the driver for all 4 channels, device nodes should be > > > created per channel. > > > > I think Maxime wants you to support the different register offsets > > in this driver, and have all 4 channels in the same device (node). > > I think that will make the code much more complex... And in > hardware there may also be 4 controllers... as the register is > aligned at 0x10.
You also have to think about it the other way around. This is exposed everywhere as a single device. There may be some undocumented registers hidden somewhere in the memory space of that device. How would you deal with that without touching the device tree? Exposing this as a single device is the best solution both from the philosophical point of view, but also from a maintainance aspect. Maxime -- Maxime Ripard, Free Electrons Embedded Linux and Kernel engineering http://free-electrons.com -- You received this message because you are subscribed to the Google Groups "linux-sunxi" group. To unsubscribe from this group and stop receiving emails from it, send an email to linux-sunxi+unsubscr...@googlegroups.com. For more options, visit https://groups.google.com/d/optout.
Description: PGP signature