Make use of the phy_{write,read,modify}_mmd API to align the code with
Linux. This also fixes the r8169 driver since this driver did not adapt
the parameters while porting from Linux.

Signed-off-by: Marco Felsch <m.fel...@pengutronix.de>
---
v2:
- replace phy_*_mmd_indirect with phy_*_mmd

 arch/arm/boards/datamodul-edm-qmx6/board.c   |  6 +--
 arch/arm/boards/embest-marsboard/board.c     |  6 +--
 arch/arm/boards/terasic-de0-nano-soc/board.c |  6 +--
 arch/arm/boards/terasic-de10-nano/board.c    |  6 +--
 arch/arm/boards/tqma6x/board.c               |  6 +--
 drivers/net/phy/at803x.c                     |  4 +-
 drivers/net/phy/dp83867.c                    | 35 ++++++--------
 drivers/net/phy/micrel.c                     | 50 +++++++++-----------
 drivers/net/r8169_phy_config.c               |  2 +-
 9 files changed, 56 insertions(+), 65 deletions(-)

diff --git a/arch/arm/boards/datamodul-edm-qmx6/board.c 
b/arch/arm/boards/datamodul-edm-qmx6/board.c
index 366b64d35aca..3ef28ac2da30 100644
--- a/arch/arm/boards/datamodul-edm-qmx6/board.c
+++ b/arch/arm/boards/datamodul-edm-qmx6/board.c
@@ -49,9 +49,9 @@ static int ksz9031rn_phy_fixup(struct phy_device *dev)
         * min rx data delay, max rx/tx clock delay,
         * min rx/tx control delay
         */
-       phy_write_mmd_indirect(dev, 4, MDIO_MMD_WIS, 0);
-       phy_write_mmd_indirect(dev, 5, MDIO_MMD_WIS, 0);
-       phy_write_mmd_indirect(dev, 8, MDIO_MMD_WIS, 0x03ff);
+       phy_write_mmd(dev, MDIO_MMD_WIS, 4, 0);
+       phy_write_mmd(dev, MDIO_MMD_WIS, 5, 0);
+       phy_write_mmd(dev, MDIO_MMD_WIS, 8, 0x03ff);
 
        return 0;
 }
diff --git a/arch/arm/boards/embest-marsboard/board.c 
b/arch/arm/boards/embest-marsboard/board.c
index 7274595e2a76..1a5e5a84918f 100644
--- a/arch/arm/boards/embest-marsboard/board.c
+++ b/arch/arm/boards/embest-marsboard/board.c
@@ -20,13 +20,13 @@ static int ar8035_phy_fixup(struct phy_device *dev)
        /* Ar803x phy SmartEEE feature cause link status generates glitch,
         * which cause ethernet link down/up issue, so disable SmartEEE
         */
-       val = phy_read_mmd_indirect(dev, 0x805d, MDIO_MMD_PCS);
+       val = phy_read_mmd(dev, MDIO_MMD_PCS, 0x805d);
        phy_write(dev, MII_MMD_DATA, val & ~(1 << 8));
 
-       val = phy_read_mmd_indirect(dev, 0x4003, MDIO_MMD_PCS);
+       val = phy_read_mmd(dev, MDIO_MMD_PCS, 0x4003);
        phy_write(dev, MII_MMD_DATA, val & ~(1 << 8));
 
-       val = phy_read_mmd_indirect(dev, 0x4007, MDIO_MMD_PCS);
+       val = phy_read_mmd(dev, MDIO_MMD_PCS, 0x4007);
        val &= 0xffe3;
        val |= 0x18;
        phy_write(dev, MII_MMD_DATA, val);
diff --git a/arch/arm/boards/terasic-de0-nano-soc/board.c 
b/arch/arm/boards/terasic-de0-nano-soc/board.c
index 832160c595fa..b4502f552a74 100644
--- a/arch/arm/boards/terasic-de0-nano-soc/board.c
+++ b/arch/arm/boards/terasic-de0-nano-soc/board.c
@@ -19,9 +19,9 @@ static int phy_fixup(struct phy_device *dev)
         * min rx data delay, max rx/tx clock delay,
         * min rx/tx control delay
         */
-       phy_write_mmd_indirect(dev, 4, MDIO_MMD_WIS, 0);
-       phy_write_mmd_indirect(dev, 5, MDIO_MMD_WIS, 0);
-       phy_write_mmd_indirect(dev, 8, MDIO_MMD_WIS, 0x003ff);
+       phy_write_mmd(dev, MDIO_MMD_WIS, 4, 0);
+       phy_write_mmd(dev, MDIO_MMD_WIS, 5, 0);
+       phy_write_mmd(dev, MDIO_MMD_WIS, 8, 0x003ff);
        return 0;
 }
 
diff --git a/arch/arm/boards/terasic-de10-nano/board.c 
b/arch/arm/boards/terasic-de10-nano/board.c
index e47d9ac841d1..e553e26da841 100644
--- a/arch/arm/boards/terasic-de10-nano/board.c
+++ b/arch/arm/boards/terasic-de10-nano/board.c
@@ -19,9 +19,9 @@ static int phy_fixup(struct phy_device *dev)
         * min rx data delay, max rx/tx clock delay,
         * min rx/tx control delay
         */
-       phy_write_mmd_indirect(dev, 4, MDIO_MMD_WIS, 0);
-       phy_write_mmd_indirect(dev, 5, MDIO_MMD_WIS, 0);
-       phy_write_mmd_indirect(dev, 8, MDIO_MMD_WIS, 0x003ff);
+       phy_write_mmd(dev, MDIO_MMD_WIS, 4, 0);
+       phy_write_mmd(dev, MDIO_MMD_WIS, 5, 0);
+       phy_write_mmd(dev, MDIO_MMD_WIS, 8, 0x003ff);
        return 0;
 }
 
diff --git a/arch/arm/boards/tqma6x/board.c b/arch/arm/boards/tqma6x/board.c
index 8a91ad652a98..d8d6204f0a0a 100644
--- a/arch/arm/boards/tqma6x/board.c
+++ b/arch/arm/boards/tqma6x/board.c
@@ -47,9 +47,9 @@ static int ksz9031rn_phy_fixup(struct phy_device *dev)
         * min rx data delay, max rx/tx clock delay,
         * min rx/tx control delay
         */
-       phy_write_mmd_indirect(dev, 4, MDIO_MMD_WIS, 0);
-       phy_write_mmd_indirect(dev, 5, MDIO_MMD_WIS, 0);
-       phy_write_mmd_indirect(dev, 8, MDIO_MMD_WIS, 0x003ff);
+       phy_write_mmd(dev, MDIO_MMD_WIS, 4, 0);
+       phy_write_mmd(dev, MDIO_MMD_WIS, 5, 0);
+       phy_write_mmd(dev, MDIO_MMD_WIS, 8, 0x003ff);
 
        return 0;
 }
diff --git a/drivers/net/phy/at803x.c b/drivers/net/phy/at803x.c
index 18182bffc299..f0a14799234b 100644
--- a/drivers/net/phy/at803x.c
+++ b/drivers/net/phy/at803x.c
@@ -229,14 +229,14 @@ static int at803x_clk_out_config(struct phy_device 
*phydev)
        if (!priv->clk_25m_mask)
                return 0;
 
-       val = phy_read_mmd_indirect(phydev, AT803X_MMD7_CLK25M, MDIO_MMD_AN);
+       val = phy_read_mmd(phydev, MDIO_MMD_AN, AT803X_MMD7_CLK25M);
        if (val < 0)
                return val;
 
        val &= ~priv->clk_25m_mask;
        val |= priv->clk_25m_reg;
 
-       phy_write_mmd_indirect(phydev, AT803X_MMD7_CLK25M, MDIO_MMD_AN, val);
+       phy_write_mmd(phydev, MDIO_MMD_AN, AT803X_MMD7_CLK25M, val);
 
        return 0;
 }
diff --git a/drivers/net/phy/dp83867.c b/drivers/net/phy/dp83867.c
index d8109172dfa5..d8185940146c 100644
--- a/drivers/net/phy/dp83867.c
+++ b/drivers/net/phy/dp83867.c
@@ -154,14 +154,14 @@ static int dp83867_config_port_mirroring(struct 
phy_device *phydev)
        struct dp83867_private *dp83867 = phydev->priv;
        u16 val;
 
-       val = phy_read_mmd_indirect(phydev, DP83867_CFG4, DP83867_DEVADDR);
+       val = phy_read_mmd(phydev, DP83867_DEVADDR, DP83867_CFG4);
 
        if (dp83867->port_mirroring == DP83867_PORT_MIRROING_EN)
                val |= DP83867_CFG4_PORT_MIRROR_EN;
        else
                val &= ~DP83867_CFG4_PORT_MIRROR_EN;
 
-       phy_write_mmd_indirect(phydev, DP83867_CFG4, DP83867_DEVADDR, val);
+       phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_CFG4, val);
 
        return 0;
 }
@@ -256,11 +256,9 @@ static int dp83867_config_init(struct phy_device *phydev)
        phy_write(phydev, DP83867_CTRL, val | DP83867_SW_RESTART);
 
        if (dp83867->rxctrl_strap_quirk) {
-               val = phy_read_mmd_indirect(phydev, DP83867_CFG4,
-                                           DP83867_DEVADDR);
+               val = phy_read_mmd(phydev, DP83867_DEVADDR, DP83867_CFG4);
                val &= ~BIT(7);
-               phy_write_mmd_indirect(phydev, DP83867_CFG4,
-                                      DP83867_DEVADDR, val);
+               phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_CFG4, val);
        }
 
        if (phy_interface_is_rgmii(phydev)) {
@@ -270,8 +268,7 @@ static int dp83867_config_init(struct phy_device *phydev)
                if (ret)
                        return ret;
 
-               val = phy_read_mmd_indirect(phydev, DP83867_RGMIICTL,
-                                           DP83867_DEVADDR);
+               val = phy_read_mmd(phydev, DP83867_DEVADDR, DP83867_RGMIICTL);
 
                switch (phydev->interface) {
                case PHY_INTERFACE_MODE_RGMII_ID:
@@ -287,31 +284,29 @@ static int dp83867_config_init(struct phy_device *phydev)
                default:
                        break;
                }
-               phy_write_mmd_indirect(phydev, DP83867_RGMIICTL,
-                                      DP83867_DEVADDR, val);
+               phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_RGMIICTL, val);
 
                delay = (dp83867->rx_id_delay |
                        (dp83867->tx_id_delay << 
DP83867_RGMII_TX_CLK_DELAY_SHIFT));
 
-               phy_write_mmd_indirect(phydev, DP83867_RGMIIDCTL,
-                                      DP83867_DEVADDR, delay);
+               phy_write_mmd(phydev, DP83867_DEVADDR,
+                             DP83867_RGMIIDCTL, delay);
 
                if (dp83867->io_impedance >= 0) {
-                       val = phy_read_mmd_indirect(phydev, DP83867_IO_MUX_CFG,
-                                                   DP83867_DEVADDR);
+                       val = phy_read_mmd(phydev, DP83867_DEVADDR,
+                                          DP83867_IO_MUX_CFG);
                        val &= ~DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL;
                        val |= (dp83867->io_impedance &
                                DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL);
 
-                       phy_write_mmd_indirect(phydev, DP83867_IO_MUX_CFG,
-                                              DP83867_DEVADDR, val);
+                       phy_write_mmd(phydev, DP83867_DEVADDR,
+                                     DP83867_IO_MUX_CFG, val);
                }
        } else if (phy_interface_is_sgmii(phydev)) {
                phy_write(phydev, MII_BMCR,
                          BMCR_ANENABLE | BMCR_FULLDPLX | BMCR_SPEED1000);
 
-               phy_write_mmd_indirect(phydev, DP83867_RGMIICTL,
-                                      DP83867_DEVADDR, 0x0);
+               phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_RGMIICTL, 0x0);
 
                val = DP83867_PHYCTRL_SGMIIEN |
                      DP83867_MDI_CROSSOVER_MDIX << DP83867_MDI_CROSSOVER |
@@ -341,8 +336,8 @@ static int dp83867_config_init(struct phy_device *phydev)
                                DP83867_IO_MUX_CFG_CLK_O_SEL_SHIFT;
                }
 
-               phy_modify_mmd_indirect(phydev, DP83867_IO_MUX_CFG,
-                               DP83867_DEVADDR, mask, val);
+               phy_modify_mmd(phydev, DP83867_DEVADDR,
+                              DP83867_IO_MUX_CFG, mask, val);
        }
 
        return 0;
diff --git a/drivers/net/phy/micrel.c b/drivers/net/phy/micrel.c
index 02d474c44250..36cc857a2c36 100644
--- a/drivers/net/phy/micrel.c
+++ b/drivers/net/phy/micrel.c
@@ -387,7 +387,7 @@ static int ksz9031_of_load_skew_values(struct phy_device 
*phydev,
                return 0;
 
        if (matches < numfields)
-               newval = phy_read_mmd_indirect(phydev, reg, MDIO_MMD_WIS);
+               newval = phy_read_mmd(phydev, MDIO_MMD_WIS, reg);
        else
                newval = 0;
 
@@ -401,15 +401,15 @@ static int ksz9031_of_load_skew_values(struct phy_device 
*phydev,
                                << (field_sz * i));
                }
 
-       phy_write_mmd_indirect(phydev, reg, MDIO_MMD_WIS, newval);
+       phy_write_mmd(phydev, MDIO_MMD_WIS, reg, newval);
        return 0;
 }
 
 static int ksz9031_center_flp_timing(struct phy_device *phydev)
 {
        /* Center KSZ9031RNX FLP timing at 16ms. */
-       phy_write_mmd_indirect(phydev, MII_KSZ9031RN_FLP_BURST_TX_HI, 0, 
0x0006);
-       phy_write_mmd_indirect(phydev, MII_KSZ9031RN_FLP_BURST_TX_LO, 0, 
0x1a80);
+       phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_HI, 0x0006);
+       phy_write_mmd(phydev, 0, MII_KSZ9031RN_FLP_BURST_TX_LO, 0x1a80);
 
        return genphy_restart_aneg(phydev);
 }
@@ -447,29 +447,25 @@ static int ksz9031_config_rgmii_delay(struct phy_device 
*phydev)
                return 0;
        }
 
-       phy_write_mmd_indirect(phydev, MII_KSZ9031RN_CONTROL_PAD_SKEW,
-                              MDIO_MMD_WIS,
-                              FIELD_PREP(MII_KSZ9031RN_RX_CTL_M, rx) |
-                              FIELD_PREP(MII_KSZ9031RN_TX_CTL_M, tx));
-
-       phy_write_mmd_indirect(phydev, MII_KSZ9031RN_RX_DATA_PAD_SKEW,
-                              MDIO_MMD_WIS,
-                              FIELD_PREP(MII_KSZ9031RN_RXD3, rx) |
-                              FIELD_PREP(MII_KSZ9031RN_RXD2, rx) |
-                              FIELD_PREP(MII_KSZ9031RN_RXD1, rx) |
-                              FIELD_PREP(MII_KSZ9031RN_RXD0, rx));
-
-       phy_write_mmd_indirect(phydev, MII_KSZ9031RN_TX_DATA_PAD_SKEW,
-                              MDIO_MMD_WIS,
-                              FIELD_PREP(MII_KSZ9031RN_TXD3, tx) |
-                              FIELD_PREP(MII_KSZ9031RN_TXD2, tx) |
-                              FIELD_PREP(MII_KSZ9031RN_TXD1, tx) |
-                              FIELD_PREP(MII_KSZ9031RN_TXD0, tx));
-
-       phy_write_mmd_indirect(phydev, MII_KSZ9031RN_CLK_PAD_SKEW,
-                              MDIO_MMD_WIS,
-                              FIELD_PREP(MII_KSZ9031RN_GTX_CLK, tx_clk) |
-                              FIELD_PREP(MII_KSZ9031RN_RX_CLK, rx_clk));
+       phy_write_mmd(phydev, MDIO_MMD_WIS, MII_KSZ9031RN_CONTROL_PAD_SKEW,
+                     FIELD_PREP(MII_KSZ9031RN_RX_CTL_M, rx) |
+                     FIELD_PREP(MII_KSZ9031RN_TX_CTL_M, tx));
+
+       phy_write_mmd(phydev, MDIO_MMD_WIS, MII_KSZ9031RN_RX_DATA_PAD_SKEW,
+                     FIELD_PREP(MII_KSZ9031RN_RXD3, rx) |
+                     FIELD_PREP(MII_KSZ9031RN_RXD2, rx) |
+                     FIELD_PREP(MII_KSZ9031RN_RXD1, rx) |
+                     FIELD_PREP(MII_KSZ9031RN_RXD0, rx));
+
+       phy_write_mmd(phydev, MDIO_MMD_WIS, MII_KSZ9031RN_TX_DATA_PAD_SKEW,
+                     FIELD_PREP(MII_KSZ9031RN_TXD3, tx) |
+                     FIELD_PREP(MII_KSZ9031RN_TXD2, tx) |
+                     FIELD_PREP(MII_KSZ9031RN_TXD1, tx) |
+                     FIELD_PREP(MII_KSZ9031RN_TXD0, tx));
+
+       phy_write_mmd(phydev, MDIO_MMD_WIS, MII_KSZ9031RN_CLK_PAD_SKEW,
+                     FIELD_PREP(MII_KSZ9031RN_GTX_CLK, tx_clk) |
+                     FIELD_PREP(MII_KSZ9031RN_RX_CLK, rx_clk));
        return 0;
 }
 
diff --git a/drivers/net/r8169_phy_config.c b/drivers/net/r8169_phy_config.c
index 0c34a58b05fc..c57c221e1392 100644
--- a/drivers/net/r8169_phy_config.c
+++ b/drivers/net/r8169_phy_config.c
@@ -574,7 +574,7 @@ static void rtl8168e_1_hw_phy_config(struct rtl8169_private 
*tp,
        r8168d_modify_extpage(phydev, 0x0020, 0x15, 0x1100, 0x0000);
        phy_write_paged(phydev, 0x0006, 0x00, 0x5a00);
 
-       phy_write_mmd_indirect(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, 0x0000);
+       phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, 0x0000);
 }
 
 static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp,
-- 
2.39.2


Reply via email to