To allow future code reuse. While here, fix comment style.

Suggested-by: Oscar Mateo <oscar.ma...@intel.com>
Signed-off-by: Michal Wajdeczko <michal.wajdec...@intel.com>
Cc: Oscar Mateo <oscar.ma...@intel.com>
Cc: Sagar Arun Kamble <sagar.a.kam...@intel.com>
Cc: Daniele Ceraolo Spurio <daniele.ceraolospu...@intel.com>
---
 drivers/gpu/drm/i915/i915_irq.c | 33 ++-------------------------------
 drivers/gpu/drm/i915/intel_uc.c | 37 +++++++++++++++++++++++++++++++++++++
 drivers/gpu/drm/i915/intel_uc.h |  1 +
 3 files changed, 40 insertions(+), 31 deletions(-)

diff --git a/drivers/gpu/drm/i915/i915_irq.c b/drivers/gpu/drm/i915/i915_irq.c
index 196caa4..ac69534 100644
--- a/drivers/gpu/drm/i915/i915_irq.c
+++ b/drivers/gpu/drm/i915/i915_irq.c
@@ -1675,37 +1675,8 @@ static void gen6_rps_irq_handler(struct drm_i915_private 
*dev_priv, u32 pm_iir)
 
 static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
 {
-       if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
-               /* Sample the log buffer flush related bits & clear them out now
-                * itself from the message identity register to minimize the
-                * probability of losing a flush interrupt, when there are back
-                * to back flush interrupts.
-                * There can be a new flush interrupt, for different log buffer
-                * type (like for ISR), whilst Host is handling one (for DPC).
-                * Since same bit is used in message register for ISR & DPC, it
-                * could happen that GuC sets the bit for 2nd interrupt but Host
-                * clears out the bit on handling the 1st interrupt.
-                */
-               u32 msg, flush;
-
-               msg = I915_READ(SOFT_SCRATCH(15));
-               flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
-                              INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
-               if (flush) {
-                       /* Clear the message bits that are handled */
-                       I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
-
-                       /* Handle flush interrupt in bottom half */
-                       queue_work(dev_priv->guc.log.runtime.flush_wq,
-                                  &dev_priv->guc.log.runtime.flush_work);
-
-                       dev_priv->guc.log.flush_interrupt_count++;
-               } else {
-                       /* Not clearing of unhandled event bits won't result in
-                        * re-triggering of the interrupt.
-                        */
-               }
-       }
+       if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT)
+               intel_guc_notification_handler(&dev_priv->guc);
 }
 
 static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
diff --git a/drivers/gpu/drm/i915/intel_uc.c b/drivers/gpu/drm/i915/intel_uc.c
index 433a6a3..3d997a3 100644
--- a/drivers/gpu/drm/i915/intel_uc.c
+++ b/drivers/gpu/drm/i915/intel_uc.c
@@ -533,6 +533,43 @@ int intel_guc_send_mmio(struct intel_guc *guc, const u32 
*action, u32 len,
        return ret;
 }
 
+void intel_guc_notification_handler(struct intel_guc *guc)
+{
+       struct drm_i915_private *dev_priv = guc_to_i915(guc);
+       u32 msg, flush;
+
+       /*
+        * Sample the log buffer flush related bits & clear them out now
+        * itself from the message identity register to minimize the
+        * probability of losing a flush interrupt, when there are back
+        * to back flush interrupts.
+        * There can be a new flush interrupt, for different log buffer
+        * type (like for ISR), whilst Host is handling one (for DPC).
+        * Since same bit is used in message register for ISR & DPC, it
+        * could happen that GuC sets the bit for 2nd interrupt but Host
+        * clears out the bit on handling the 1st interrupt.
+        */
+
+       msg = I915_READ(SOFT_SCRATCH(15));
+       flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
+                      INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
+       if (flush) {
+               /* Clear the message bits that are handled */
+               I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
+
+               /* Handle flush interrupt in bottom half */
+               queue_work(dev_priv->guc.log.runtime.flush_wq,
+                               &dev_priv->guc.log.runtime.flush_work);
+
+               dev_priv->guc.log.flush_interrupt_count++;
+       } else {
+               /*
+                * Not clearing of unhandled event bits won't result in
+                * re-triggering of the interrupt.
+                */
+       }
+}
+
 int intel_guc_sample_forcewake(struct intel_guc *guc)
 {
        struct drm_i915_private *dev_priv = guc_to_i915(guc);
diff --git a/drivers/gpu/drm/i915/intel_uc.h b/drivers/gpu/drm/i915/intel_uc.h
index 482dfa5..14dbe9f 100644
--- a/drivers/gpu/drm/i915/intel_uc.h
+++ b/drivers/gpu/drm/i915/intel_uc.h
@@ -226,6 +226,7 @@ void intel_uc_init_fw(struct drm_i915_private *dev_priv);
 void intel_uc_fini_fw(struct drm_i915_private *dev_priv);
 int intel_uc_init_hw(struct drm_i915_private *dev_priv);
 void intel_uc_fini_hw(struct drm_i915_private *dev_priv);
+void intel_guc_notification_handler(struct intel_guc *guc);
 int intel_guc_sample_forcewake(struct intel_guc *guc);
 int intel_guc_send_nop(struct intel_guc *guc, const u32 *action, u32 len, u32 
*response);
 int intel_guc_send_mmio(struct intel_guc *guc, const u32 *action, u32 len, u32 
*response);
-- 
2.7.4

_______________________________________________
Intel-gfx mailing list
Intel-gfx@lists.freedesktop.org
https://lists.freedesktop.org/mailman/listinfo/intel-gfx

Reply via email to