From: Tom O'Rourke <Tom.O'rou...@intel.com>

Update sysfs and debugfs functions to set SLPC
parameters when setting max/min frequency.

v1: Update for SLPC 2015.2.4 (params for both slice and unslice)
    Replace HAS_SLPC with intel_slpc_active() (Paulo)

v2-v4: Rebase.

v5: Removed typecasting the frequency values to u32. (Chris)
    Changed intel_slpc_active to guc.slpc.enabled. Carved out
    SLPC helpers to set min and max frequencies.

Signed-off-by: Tom O'Rourke <Tom.O'rou...@intel.com>
Signed-off-by: Sagar Arun Kamble <sagar.a.kam...@intel.com>
---
 drivers/gpu/drm/i915/i915_debugfs.c | 26 +++++++++++++++++++--
 drivers/gpu/drm/i915/i915_sysfs.c   | 36 ++++++++++++++++++++++++-----
 drivers/gpu/drm/i915/intel_slpc.c   | 45 +++++++++++++++++++++++++++++++++++++
 drivers/gpu/drm/i915/intel_slpc.h   |  6 +++++
 4 files changed, 105 insertions(+), 8 deletions(-)

diff --git a/drivers/gpu/drm/i915/i915_debugfs.c 
b/drivers/gpu/drm/i915/i915_debugfs.c
index 8f24fdf..8461c33 100644
--- a/drivers/gpu/drm/i915/i915_debugfs.c
+++ b/drivers/gpu/drm/i915/i915_debugfs.c
@@ -5001,7 +5001,12 @@ static ssize_t cur_wm_latency_write(struct file *file, 
const char __user *ubuf,
        if (INTEL_GEN(dev_priv) < 6)
                return -ENODEV;
 
-       *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
+       if (dev_priv->guc.slpc.active)
+               *val = intel_gpu_freq(dev_priv,
+                                     dev_priv->guc.slpc.max_unslice_freq);
+       else
+               *val = intel_gpu_freq(dev_priv,
+                                     dev_priv->rps.max_freq_softlimit);
        return 0;
 }
 
@@ -5026,6 +5031,12 @@ static ssize_t cur_wm_latency_write(struct file *file, 
const char __user *ubuf,
         */
        val = intel_freq_opcode(dev_priv, val);
 
+       if (dev_priv->guc.slpc.active) {
+               ret = intel_slpc_max_freq_set(dev_priv, val);
+               mutex_unlock(&dev_priv->rps.hw_lock);
+               return ret;
+       }
+
        hw_max = dev_priv->rps.max_freq;
        hw_min = dev_priv->rps.min_freq;
 
@@ -5055,7 +5066,12 @@ static ssize_t cur_wm_latency_write(struct file *file, 
const char __user *ubuf,
        if (INTEL_GEN(dev_priv) < 6)
                return -ENODEV;
 
-       *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
+       if (dev_priv->guc.slpc.active)
+               *val = intel_gpu_freq(dev_priv,
+                                     dev_priv->guc.slpc.min_unslice_freq);
+       else
+               *val = intel_gpu_freq(dev_priv,
+                                     dev_priv->rps.min_freq_softlimit);
        return 0;
 }
 
@@ -5080,6 +5096,12 @@ static ssize_t cur_wm_latency_write(struct file *file, 
const char __user *ubuf,
         */
        val = intel_freq_opcode(dev_priv, val);
 
+       if (dev_priv->guc.slpc.active) {
+               ret = intel_slpc_min_freq_set(dev_priv, val);
+               mutex_unlock(&dev_priv->rps.hw_lock);
+               return ret;
+       }
+
        hw_max = dev_priv->rps.max_freq;
        hw_min = dev_priv->rps.min_freq;
 
diff --git a/drivers/gpu/drm/i915/i915_sysfs.c 
b/drivers/gpu/drm/i915/i915_sysfs.c
index 47590ab..284cc90 100644
--- a/drivers/gpu/drm/i915/i915_sysfs.c
+++ b/drivers/gpu/drm/i915/i915_sysfs.c
@@ -351,9 +351,14 @@ static ssize_t gt_max_freq_mhz_show(struct device *kdev, 
struct device_attribute
 {
        struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
 
-       return snprintf(buf, PAGE_SIZE, "%d\n",
-                       intel_gpu_freq(dev_priv,
-                                      dev_priv->rps.max_freq_softlimit));
+       if (dev_priv->guc.slpc.active)
+               return snprintf(buf, PAGE_SIZE, "%d\n",
+                               intel_gpu_freq(dev_priv,
+                                       dev_priv->guc.slpc.max_unslice_freq));
+       else
+               return snprintf(buf, PAGE_SIZE, "%d\n",
+                               intel_gpu_freq(dev_priv,
+                                       dev_priv->rps.max_freq_softlimit));
 }
 
 static ssize_t gt_max_freq_mhz_store(struct device *kdev,
@@ -374,6 +379,13 @@ static ssize_t gt_max_freq_mhz_store(struct device *kdev,
 
        val = intel_freq_opcode(dev_priv, val);
 
+       if (dev_priv->guc.slpc.active) {
+               ret = intel_slpc_max_freq_set(dev_priv, val);
+               mutex_unlock(&dev_priv->rps.hw_lock);
+               intel_runtime_pm_put(dev_priv);
+               return ret ? ret : count;
+       }
+
        if (val < dev_priv->rps.min_freq ||
            val > dev_priv->rps.max_freq ||
            val < dev_priv->rps.min_freq_softlimit) {
@@ -408,9 +420,14 @@ static ssize_t gt_min_freq_mhz_show(struct device *kdev, 
struct device_attribute
 {
        struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
 
-       return snprintf(buf, PAGE_SIZE, "%d\n",
-                       intel_gpu_freq(dev_priv,
-                                      dev_priv->rps.min_freq_softlimit));
+       if (dev_priv->guc.slpc.active)
+               return snprintf(buf, PAGE_SIZE, "%d\n",
+                               intel_gpu_freq(dev_priv,
+                                       dev_priv->guc.slpc.min_unslice_freq));
+       else
+               return snprintf(buf, PAGE_SIZE, "%d\n",
+                               intel_gpu_freq(dev_priv,
+                                       dev_priv->rps.min_freq_softlimit));
 }
 
 static ssize_t gt_min_freq_mhz_store(struct device *kdev,
@@ -431,6 +448,13 @@ static ssize_t gt_min_freq_mhz_store(struct device *kdev,
 
        val = intel_freq_opcode(dev_priv, val);
 
+       if (dev_priv->guc.slpc.active) {
+               ret = intel_slpc_min_freq_set(dev_priv, val);
+               mutex_unlock(&dev_priv->rps.hw_lock);
+               intel_runtime_pm_put(dev_priv);
+               return ret ? ret : count;
+       }
+
        if (val < dev_priv->rps.min_freq ||
            val > dev_priv->rps.max_freq ||
            val > dev_priv->rps.max_freq_softlimit) {
diff --git a/drivers/gpu/drm/i915/intel_slpc.c 
b/drivers/gpu/drm/i915/intel_slpc.c
index 9120571..2f7fe8f 100644
--- a/drivers/gpu/drm/i915/intel_slpc.c
+++ b/drivers/gpu/drm/i915/intel_slpc.c
@@ -348,6 +348,7 @@ const char *intel_slpc_get_state_str(enum slpc_global_state 
state)
        else
                return "unknown";
 }
+
 bool intel_slpc_get_status(struct drm_i915_private *dev_priv)
 {
        struct slpc_shared_data data;
@@ -380,3 +381,47 @@ bool intel_slpc_get_status(struct drm_i915_private 
*dev_priv)
        }
        return ret;
 }
+
+/*
+ * TODO: Add separate interfaces to set Max/Min Slice frequency.
+ * Since currently both slice and unslice are configured to same
+ * frequencies these unified interface relying on Unslice frequencies
+ * should be sufficient. These functions take frequency opcode as input.
+ */
+int intel_slpc_max_freq_set(struct drm_i915_private *dev_priv, u32 val)
+{
+       if (val < dev_priv->rps.min_freq ||
+           val > dev_priv->rps.max_freq ||
+           val < dev_priv->guc.slpc.min_unslice_freq)
+               return -EINVAL;
+
+       intel_slpc_set_param(dev_priv,
+                            SLPC_PARAM_GLOBAL_MAX_GT_UNSLICE_FREQ_MHZ,
+                            intel_gpu_freq(dev_priv, val));
+       intel_slpc_set_param(dev_priv,
+                            SLPC_PARAM_GLOBAL_MAX_GT_SLICE_FREQ_MHZ,
+                            intel_gpu_freq(dev_priv, val));
+
+       dev_priv->guc.slpc.max_unslice_freq = val;
+
+       return 0;
+}
+
+int intel_slpc_min_freq_set(struct drm_i915_private *dev_priv, u32 val)
+{
+       if (val < dev_priv->rps.min_freq ||
+           val > dev_priv->rps.max_freq ||
+           val > dev_priv->guc.slpc.max_unslice_freq)
+               return -EINVAL;
+
+       intel_slpc_set_param(dev_priv,
+                            SLPC_PARAM_GLOBAL_MIN_GT_UNSLICE_FREQ_MHZ,
+                            intel_gpu_freq(dev_priv, val));
+       intel_slpc_set_param(dev_priv,
+                            SLPC_PARAM_GLOBAL_MIN_GT_SLICE_FREQ_MHZ,
+                            intel_gpu_freq(dev_priv, val));
+
+       dev_priv->guc.slpc.min_unslice_freq = val;
+
+       return 0;
+}
diff --git a/drivers/gpu/drm/i915/intel_slpc.h 
b/drivers/gpu/drm/i915/intel_slpc.h
index c83b737..2cecdc8 100644
--- a/drivers/gpu/drm/i915/intel_slpc.h
+++ b/drivers/gpu/drm/i915/intel_slpc.h
@@ -121,6 +121,10 @@ struct slpc_shared_data {
 struct intel_slpc {
        bool active;
        struct i915_vma *vma;
+
+       /* i915 cached SLPC frequency limits */
+       u32 min_unslice_freq;
+       u32 max_unslice_freq;
 };
 
 #define SLPC_EVENT_MAX_INPUT_ARGS  7
@@ -232,5 +236,7 @@ void intel_slpc_read_shared_data(struct drm_i915_private 
*dev_priv,
 void intel_slpc_set_param(struct drm_i915_private *dev_priv, u32 id, u32 
value);
 void intel_slpc_get_param(struct drm_i915_private *dev_priv, u32 id,
                          int *overriding, u32 *value);
+int intel_slpc_max_freq_set(struct drm_i915_private *dev_priv, u32 val);
+int intel_slpc_min_freq_set(struct drm_i915_private *dev_priv, u32 val);
 
 #endif
-- 
1.9.1

_______________________________________________
Intel-gfx mailing list
Intel-gfx@lists.freedesktop.org
https://lists.freedesktop.org/mailman/listinfo/intel-gfx

Reply via email to