On Tue, 6 Jun 2017, Kever Yang wrote:

According to rk3036 TRM, pll_con1[12] should be set to '1' for the pll
interger mode, while the '0' means the frac mode.

Typo: interger -> integer


Signed-off-by: Kever Yang <kever.y...@rock-chips.com>
Acked-by: Simon Glass <s...@chromium.org>
---

drivers/clk/rockchip/clk_rk3036.c | 2 +-
1 file changed, 1 insertion(+), 1 deletion(-)

diff --git a/drivers/clk/rockchip/clk_rk3036.c 
b/drivers/clk/rockchip/clk_rk3036.c
index d866d0b..8fefa19 100644
--- a/drivers/clk/rockchip/clk_rk3036.c
+++ b/drivers/clk/rockchip/clk_rk3036.c
@@ -62,7 +62,7 @@ static int rkclk_set_pll(struct rk3036_cru *cru, enum 
rk_clk_id clk_id,
               output_hz >= OUTPUT_MIN_HZ && output_hz <= OUTPUT_MAX_HZ);

        /* use interger mode */

Same typo.

-       rk_clrreg(&pll->con1, 1 << PLL_DSMPD_SHIFT);
+       rk_setreg(&pll->con1, 1 << PLL_DSMPD_SHIFT);

        rk_clrsetreg(&pll->con0,
                     PLL_POSTDIV1_MASK << PLL_POSTDIV1_SHIFT | PLL_FBDIV_MASK,


Reviewed-by: Philipp Tomsich <philipp.toms...@theobroma-systems.com>
_______________________________________________
U-Boot mailing list
U-Boot@lists.denx.de
https://lists.denx.de/listinfo/u-boot

Reply via email to