On Wed, 11 May 2016, [email protected] wrote:
> From: Ville Syrjälä <[email protected]>
>
> We calculate the CDCLK_CTL value from scratch so no need to attempt
> some form of RMW first.
>
> Signed-off-by: Ville Syrjälä <[email protected]>

Reviewed-by: Jani Nikula <[email protected]>


> ---
>  drivers/gpu/drm/i915/intel_display.c | 5 -----
>  1 file changed, 5 deletions(-)
>
> diff --git a/drivers/gpu/drm/i915/intel_display.c 
> b/drivers/gpu/drm/i915/intel_display.c
> index 0186f775f353..a21f9d3fb869 100644
> --- a/drivers/gpu/drm/i915/intel_display.c
> +++ b/drivers/gpu/drm/i915/intel_display.c
> @@ -5566,17 +5566,12 @@ skl_dpll0_enable(struct drm_i915_private *dev_priv, 
> unsigned int required_vco)
>       u32 val;
>  
>       /* select the minimum CDCLK before enabling DPLL 0 */
> -     val = I915_READ(CDCLK_CTL);
> -     val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
> -     val |= CDCLK_FREQ_337_308;
> -
>       if (required_vco == 8640)
>               min_freq = 308570;
>       else
>               min_freq = 337500;
>  
>       val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
> -
>       I915_WRITE(CDCLK_CTL, val);
>       POSTING_READ(CDCLK_CTL);

-- 
Jani Nikula, Intel Open Source Technology Center
_______________________________________________
Intel-gfx mailing list
[email protected]
https://lists.freedesktop.org/mailman/listinfo/intel-gfx

Reply via email to