It appears that a number of SDMA pad declarations were
abbreviated in a number of different ways. This patch
simply changes them to match the MX6DL forms.

The new forms also match the structure used in Freescale's
Linux 3.x headers.

No functional changes are introduced by this patch and
there are no current users of these declarations.

Signed-off-by: Eric Nelson <[email protected]>
---
 arch/arm/include/asm/arch-mx6/mx6q_pins.h | 60 +++++++++++++++----------------
 1 file changed, 30 insertions(+), 30 deletions(-)

diff --git a/arch/arm/include/asm/arch-mx6/mx6q_pins.h 
b/arch/arm/include/asm/arch-mx6/mx6q_pins.h
index 317e0aa..260644f 100644
--- a/arch/arm/include/asm/arch-mx6/mx6q_pins.h
+++ b/arch/arm/include/asm/arch-mx6/mx6q_pins.h
@@ -446,7 +446,7 @@ enum {
        MX6_PAD_EIM_DA11__IPU1_DI1_PIN2 = IOMUX_PAD(0x0454, 0x0140, 1, 0x0000, 
0, 0),
        MX6_PAD_EIM_DA11__IPU2_CSI1_HSYNC       = IOMUX_PAD(0x0454, 0x0140, 2, 
0x08DC, 1, 0),
        MX6_PAD_EIM_DA11__MIPI_CORE_DPHY_OUT13  = IOMUX_PAD(0x0454, 0x0140, 3, 
0x0000, 0, 0),
-       MX6_PAD_EIM_DA11__SDMA_DBG_EVT_CHN_6    = IOMUX_PAD(0x0454, 0x0140, 4, 
0x0000, 0, 0),
+       MX6_PAD_EIM_DA11__SDMA_DEBUG_EVT_CHN_LINES_6    = IOMUX_PAD(0x0454, 
0x0140, 4, 0x0000, 0, 0),
        MX6_PAD_EIM_DA11__GPIO_3_11             = IOMUX_PAD(0x0454, 0x0140, 5, 
0x0000, 0, 0),
        MX6_PAD_EIM_DA11__TPSMP_HDATA_25        = IOMUX_PAD(0x0454, 0x0140, 6, 
0x0000, 0, 0),
        MX6_PAD_EIM_DA11__SRC_BT_CFG_11 = IOMUX_PAD(0x0454, 0x0140, 7, 0x0000, 
0, 0),
@@ -454,7 +454,7 @@ enum {
        MX6_PAD_EIM_DA12__IPU1_DI1_PIN3 = IOMUX_PAD(0x0458, 0x0144, 1, 0x0000, 
0, 0),
        MX6_PAD_EIM_DA12__IPU2_CSI1_VSYNC       = IOMUX_PAD(0x0458, 0x0144, 2, 
0x08E4, 1, 0),
        MX6_PAD_EIM_DA12__MIPI_CORE_DPHY_OUT14  = IOMUX_PAD(0x0458, 0x0144, 3, 
0x0000, 0, 0),
-       MX6_PAD_EIM_DA12__SDMA_DEBUG_EVT_CHN_3 = IOMUX_PAD(0x0458, 0x0144, 4, 
0x0000, 0, 0),
+       MX6_PAD_EIM_DA12__SDMA_DEBUG_EVT_CHN_LINES_3 = IOMUX_PAD(0x0458, 
0x0144, 4, 0x0000, 0, 0),
        MX6_PAD_EIM_DA12__GPIO_3_12             = IOMUX_PAD(0x0458, 0x0144, 5, 
0x0000, 0, 0),
        MX6_PAD_EIM_DA12__TPSMP_HDATA_26        = IOMUX_PAD(0x0458, 0x0144, 6, 
0x0000, 0, 0),
        MX6_PAD_EIM_DA12__SRC_BT_CFG_12 = IOMUX_PAD(0x0458, 0x0144, 7, 0x0000, 
0, 0),
@@ -462,7 +462,7 @@ enum {
        MX6_PAD_EIM_DA13__IPU1_DI1_D0_CS        = IOMUX_PAD(0x045C, 0x0148, 1, 
0x0000, 0, 0),
        MX6_PAD_EIM_DA13__CCM_DI1_EXT_CLK       = IOMUX_PAD(0x045C, 0x0148, 2, 
0x07EC, 1, 0),
        MX6_PAD_EIM_DA13__MIPI_CORE_DPHY_OUT15  = IOMUX_PAD(0x045C, 0x0148, 3, 
0x0000, 0, 0),
-       MX6_PAD_EIM_DA13__SDMA_DEBUG_EVT_CHN_4 = IOMUX_PAD(0x045C, 0x0148, 4, 
0x0000, 0, 0),
+       MX6_PAD_EIM_DA13__SDMA_DEBUG_EVT_CHN_LINES_4 = IOMUX_PAD(0x045C, 
0x0148, 4, 0x0000, 0, 0),
        MX6_PAD_EIM_DA13__GPIO_3_13             = IOMUX_PAD(0x045C, 0x0148, 5, 
0x0000, 0, 0),
        MX6_PAD_EIM_DA13__TPSMP_HDATA_27        = IOMUX_PAD(0x045C, 0x0148, 6, 
0x0000, 0, 0),
        MX6_PAD_EIM_DA13__SRC_BT_CFG_13 = IOMUX_PAD(0x045C, 0x0148, 7, 0x0000, 
0, 0),
@@ -470,7 +470,7 @@ enum {
        MX6_PAD_EIM_DA14__IPU1_DI1_D1_CS        = IOMUX_PAD(0x0460, 0x014C, 1, 
0x0000, 0, 0),
        MX6_PAD_EIM_DA14__CCM_DI0_EXT_CLK       = IOMUX_PAD(0x0460, 0x014C, 2, 
0x0000, 0, 0),
        MX6_PAD_EIM_DA14__MIPI_CORE_DPHY_OUT16  = IOMUX_PAD(0x0460, 0x014C, 3, 
0x0000, 0, 0),
-       MX6_PAD_EIM_DA14__SDMA_DEBUG_EVT_CHN_5 = IOMUX_PAD(0x0460, 0x014C, 4, 
0x0000, 0, 0),
+       MX6_PAD_EIM_DA14__SDMA_DEBUG_EVT_CHN_LINES_5 = IOMUX_PAD(0x0460, 
0x014C, 4, 0x0000, 0, 0),
        MX6_PAD_EIM_DA14__GPIO_3_14             = IOMUX_PAD(0x0460, 0x014C, 5, 
0x0000, 0, 0),
        MX6_PAD_EIM_DA14__TPSMP_HDATA_28        = IOMUX_PAD(0x0460, 0x014C, 6, 
0x0000, 0, 0),
        MX6_PAD_EIM_DA14__SRC_BT_CFG_14 = IOMUX_PAD(0x0460, 0x014C, 7, 0x0000, 
0, 0),
@@ -493,21 +493,21 @@ enum {
        MX6_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK = IOMUX_PAD(0x0470, 0x015C, 0, 
0x0000, 0, PAD_CTL_DSE_120ohm),
        MX6_PAD_DI0_DISP_CLK__IPU2_DI0_DISP_CLK = IOMUX_PAD(0x0470, 0x015C, 1, 
0x0000, 0, 0),
        MX6_PAD_DI0_DISP_CLK__MIPI_CR_DPY_OT28 = IOMUX_PAD(0x0470, 0x015C, 3, 
0x0000, 0, 0),
-       MX6_PAD_DI0_DISP_CLK__SDMA_DBG_CR_STA0 = IOMUX_PAD(0x0470, 0x015C, 4, 
0x0000, 0, 0),
+       MX6_PAD_DI0_DISP_CLK__SDMA_DEBUG_CORE_STATE_0 = IOMUX_PAD(0x0470, 
0x015C, 4, 0x0000, 0, 0),
        MX6_PAD_DI0_DISP_CLK__GPIO_4_16 = IOMUX_PAD(0x0470, 0x015C, 5, 0x0000, 
0, 0),
        MX6_PAD_DI0_DISP_CLK__MMDC_DEBUG_0      = IOMUX_PAD(0x0470, 0x015C, 6, 
0x0000, 0, 0),
        MX6_PAD_DI0_PIN15__IPU1_DI0_PIN15       = IOMUX_PAD(0x0474, 0x0160, 0, 
0x0000, 0, PAD_CTL_DSE_120ohm),
        MX6_PAD_DI0_PIN15__IPU2_DI0_PIN15       = IOMUX_PAD(0x0474, 0x0160, 1, 
0x0000, 0, 0),
        MX6_PAD_DI0_PIN15__AUDMUX_AUD6_TXC      = IOMUX_PAD(0x0474, 0x0160, 2, 
0x0000, 0, 0),
        MX6_PAD_DI0_PIN15__MIPI_CR_DPHY_OUT_29 = IOMUX_PAD(0x0474, 0x0160, 3, 
0x0000, 0, 0),
-       MX6_PAD_DI0_PIN15__SDMA_DBG_CORE_STA_1 = IOMUX_PAD(0x0474, 0x0160, 4, 
0x0000, 0, 0),
+       MX6_PAD_DI0_PIN15__SDMA_DEBUG_CORE_STATE_1 = IOMUX_PAD(0x0474, 0x0160, 
4, 0x0000, 0, 0),
        MX6_PAD_DI0_PIN15__GPIO_4_17            = IOMUX_PAD(0x0474, 0x0160, 5, 
0x0000, 0, 0),
        MX6_PAD_DI0_PIN15__MMDC_MMDC_DEBUG_1    = IOMUX_PAD(0x0474, 0x0160, 6, 
0x0000, 0, 0),
        MX6_PAD_DI0_PIN2__IPU1_DI0_PIN2 = IOMUX_PAD(0x0478, 0x0164, 0, 0x0000, 
0, PAD_CTL_DSE_120ohm),
        MX6_PAD_DI0_PIN2__IPU2_DI0_PIN2 = IOMUX_PAD(0x0478, 0x0164, 1, 0x0000, 
0, 0),
        MX6_PAD_DI0_PIN2__AUDMUX_AUD6_TXD       = IOMUX_PAD(0x0478, 0x0164, 2, 
0x0000, 0, 0),
        MX6_PAD_DI0_PIN2__MIPI_CR_DPHY_OUT_30   = IOMUX_PAD(0x0478, 0x0164, 3, 
0x0000, 0, 0),
-       MX6_PAD_DI0_PIN2__SDMA_DBG_CORE_STA_2   = IOMUX_PAD(0x0478, 0x0164, 4, 
0x0000, 0, 0),
+       MX6_PAD_DI0_PIN2__SDMA_DEBUG_CORE_STATE_2       = IOMUX_PAD(0x0478, 
0x0164, 4, 0x0000, 0, 0),
        MX6_PAD_DI0_PIN2__GPIO_4_18             = IOMUX_PAD(0x0478, 0x0164, 5, 
0x0000, 0, 0),
        MX6_PAD_DI0_PIN2__MMDC_DEBUG_2          = IOMUX_PAD(0x0478, 0x0164, 6, 
0x0000, 0, 0),
        MX6_PAD_DI0_PIN2__PL301_PER1_HADDR_9    = IOMUX_PAD(0x0478, 0x0164, 7, 
0x0000, 0, 0),
@@ -515,7 +515,7 @@ enum {
        MX6_PAD_DI0_PIN3__IPU2_DI0_PIN3 = IOMUX_PAD(0x047C, 0x0168, 1, 0x0000, 
0, 0),
        MX6_PAD_DI0_PIN3__AUDMUX_AUD6_TXFS      = IOMUX_PAD(0x047C, 0x0168, 2, 
0x0000, 0, 0),
        MX6_PAD_DI0_PIN3__MIPI_CORE_DPHY_OUT31 = IOMUX_PAD(0x047C, 0x0168, 3, 
0x0000, 0, 0),
-       MX6_PAD_DI0_PIN3__SDMA_DBG_CORE_STA_3   = IOMUX_PAD(0x047C, 0x0168, 4, 
0x0000, 0, 0),
+       MX6_PAD_DI0_PIN3__SDMA_DEBUG_CORE_STATE_3       = IOMUX_PAD(0x047C, 
0x0168, 4, 0x0000, 0, 0),
        MX6_PAD_DI0_PIN3__GPIO_4_19             = IOMUX_PAD(0x047C, 0x0168, 5, 
0x0000, 0, 0),
        MX6_PAD_DI0_PIN3__MMDC_MMDC_DEBUG_3     = IOMUX_PAD(0x047C, 0x0168, 6, 
0x0000, 0, 0),
        MX6_PAD_DI0_PIN3__PL301_PER1_HADDR_10   = IOMUX_PAD(0x047C, 0x0168, 7, 
0x0000, 0, 0),
@@ -531,14 +531,14 @@ enum {
        MX6_PAD_DISP0_DAT0__IPU2_DISP0_DAT_0    = IOMUX_PAD(0x0484, 0x0170, 1, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT0__ECSPI3_SCLK = IOMUX_PAD(0x0484, 0x0170, 2, 0x0000, 
0, 0),
        MX6_PAD_DISP0_DAT0__USDHC1_USDHC_DBG_0 = IOMUX_PAD(0x0484, 0x0170, 3, 
0x0000, 0, 0),
-       MX6_PAD_DISP0_DAT0__SDMA_DBG_CORE_RUN   = IOMUX_PAD(0x0484, 0x0170, 4, 
0x0000, 0, 0),
+       MX6_PAD_DISP0_DAT0__SDMA_DEBUG_CORE_RUN = IOMUX_PAD(0x0484, 0x0170, 4, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT0__GPIO_4_21           = IOMUX_PAD(0x0484, 0x0170, 5, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT0__MMDC_MMDC_DEBUG_5   = IOMUX_PAD(0x0484, 0x0170, 6, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT1__IPU1_DISP0_DAT_1    = IOMUX_PAD(0x0488, 0x0174, 0, 
0x0000, 0, PAD_CTL_DSE_120ohm),
        MX6_PAD_DISP0_DAT1__IPU2_DISP0_DAT_1    = IOMUX_PAD(0x0488, 0x0174, 1, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT1__ECSPI3_MOSI = IOMUX_PAD(0x0488, 0x0174, 2, 0x0000, 
0, 0),
        MX6_PAD_DISP0_DAT1__USDHC1_USDHC_DBG_1 = IOMUX_PAD(0x0488, 0x0174, 3, 
0x0000, 0, 0),
-       MX6_PAD_DISP0_DAT1__SDMA_DBG_EVT_CHNSL = IOMUX_PAD(0x0488, 0x0174, 4, 
0x0000, 0, 0),
+       MX6_PAD_DISP0_DAT1__SDMA_DEBUG_EVENT_CHANNEL_SEL = IOMUX_PAD(0x0488, 
0x0174, 4, 0x0000, 0, 0),
        MX6_PAD_DISP0_DAT1__GPIO_4_22           = IOMUX_PAD(0x0488, 0x0174, 5, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT1__MMDC_DEBUG_6        = IOMUX_PAD(0x0488, 0x0174, 6, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT1__PL301_PER1_HADR_12 = IOMUX_PAD(0x0488, 0x0174, 7, 
0x0000, 0, 0),
@@ -554,7 +554,7 @@ enum {
        MX6_PAD_DISP0_DAT3__IPU2_DISP0_DAT_3    = IOMUX_PAD(0x0490, 0x017C, 1, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT3__ECSPI3_SS0          = IOMUX_PAD(0x0490, 0x017C, 2, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT3__USDHC1_USDHC_DBG_3 = IOMUX_PAD(0x0490, 0x017C, 3, 
0x0000, 0, 0),
-       MX6_PAD_DISP0_DAT3__SDMA_DBG_BUS_ERROR = IOMUX_PAD(0x0490, 0x017C, 4, 
0x0000, 0, 0),
+       MX6_PAD_DISP0_DAT3__SDMA_DEBUG_BUS_ERROR = IOMUX_PAD(0x0490, 0x017C, 4, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT3__GPIO_4_24           = IOMUX_PAD(0x0490, 0x017C, 5, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT3__MMDC_MMDC_DBG_8     = IOMUX_PAD(0x0490, 0x017C, 6, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT3__PL301_PER1_HADR_14 = IOMUX_PAD(0x0490, 0x017C, 7, 
0x0000, 0, 0),
@@ -570,7 +570,7 @@ enum {
        MX6_PAD_DISP0_DAT5__IPU2_DISP0_DAT_5    = IOMUX_PAD(0x0498, 0x0184, 1, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT5__ECSPI3_SS2          = IOMUX_PAD(0x0498, 0x0184, 2, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT5__AUDMUX_AUD6_RXFS    = IOMUX_PAD(0x0498, 0x0184, 3, 
0x0000, 0, 0),
-       MX6_PAD_DISP0_DAT5__SDMA_DBG_MCH_DMBUS = IOMUX_PAD(0x0498, 0x0184, 4, 
0x0000, 0, 0),
+       MX6_PAD_DISP0_DAT5__SDMA_DEBUG_MATCHED_DMBUS = IOMUX_PAD(0x0498, 
0x0184, 4, 0x0000, 0, 0),
        MX6_PAD_DISP0_DAT5__GPIO_4_26           = IOMUX_PAD(0x0498, 0x0184, 5, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT5__MMDC_DEBUG_10       = IOMUX_PAD(0x0498, 0x0184, 6, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT5__PL301_PER1_HADR_16 = IOMUX_PAD(0x0498, 0x0184, 7, 
0x0000, 0, 0),
@@ -578,7 +578,7 @@ enum {
        MX6_PAD_DISP0_DAT6__IPU2_DISP0_DAT_6    = IOMUX_PAD(0x049C, 0x0188, 1, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT6__ECSPI3_SS3          = IOMUX_PAD(0x049C, 0x0188, 2, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT6__AUDMUX_AUD6_RXC     = IOMUX_PAD(0x049C, 0x0188, 3, 
0x0000, 0, 0),
-       MX6_PAD_DISP0_DAT6__SDMA_DBG_RTBUF_WRT = IOMUX_PAD(0x049C, 0x0188, 4, 
0x0000, 0, 0),
+       MX6_PAD_DISP0_DAT6__SDMA_DEBUG_RTBUFFER_WRITE = IOMUX_PAD(0x049C, 
0x0188, 4, 0x0000, 0, 0),
        MX6_PAD_DISP0_DAT6__GPIO_4_27           = IOMUX_PAD(0x049C, 0x0188, 5, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT6__MMDC_DEBUG_11       = IOMUX_PAD(0x049C, 0x0188, 6, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT6__PL301_PER1_HADR_17 = IOMUX_PAD(0x049C, 0x0188, 7, 
0x0000, 0, 0),
@@ -586,7 +586,7 @@ enum {
        MX6_PAD_DISP0_DAT7__IPU2_DISP0_DAT_7    = IOMUX_PAD(0x04A0, 0x018C, 1, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT7__ECSPI3_RDY          = IOMUX_PAD(0x04A0, 0x018C, 2, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT7__USDHC1_USDHC_DBG_5 = IOMUX_PAD(0x04A0, 0x018C, 3, 
0x0000, 0, 0),
-       MX6_PAD_DISP0_DAT7__SDMA_DBG_EVT_CHN_0 = IOMUX_PAD(0x04A0, 0x018C, 4, 
0x0000, 0, 0),
+       MX6_PAD_DISP0_DAT7__SDMA_DEBUG_EVENT_CHANNEL_0 = IOMUX_PAD(0x04A0, 
0x018C, 4, 0x0000, 0, 0),
        MX6_PAD_DISP0_DAT7__GPIO_4_28           = IOMUX_PAD(0x04A0, 0x018C, 5, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT7__MMDC_DEBUG_12       = IOMUX_PAD(0x04A0, 0x018C, 6, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT7__PL301_PER1_HADR_18 = IOMUX_PAD(0x04A0, 0x018C, 7, 
0x0000, 0, 0),
@@ -594,7 +594,7 @@ enum {
        MX6_PAD_DISP0_DAT8__IPU2_DISP0_DAT_8    = IOMUX_PAD(0x04A4, 0x0190, 1, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT8__PWM1_PWMO           = IOMUX_PAD(0x04A4, 0x0190, 2, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT8__WDOG1_WDOG_B        = IOMUX_PAD(0x04A4, 0x0190, 3, 
0x0000, 0, 0),
-       MX6_PAD_DISP0_DAT8__SDMA_DBG_EVT_CHN_1  = IOMUX_PAD(0x04A4, 0x0190, 4, 
0x0000, 0, 0),
+       MX6_PAD_DISP0_DAT8__SDMA_DEBUG_EVENT_CHANNEL_1  = IOMUX_PAD(0x04A4, 
0x0190, 4, 0x0000, 0, 0),
        MX6_PAD_DISP0_DAT8__GPIO_4_29           = IOMUX_PAD(0x04A4, 0x0190, 5, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT8__MMDC_DEBUG_13       = IOMUX_PAD(0x04A4, 0x0190, 6, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT8__PL301_PER1_HADR_19 = IOMUX_PAD(0x04A4, 0x0190, 7, 
0x0000, 0, 0),
@@ -602,49 +602,49 @@ enum {
        MX6_PAD_DISP0_DAT9__IPU2_DISP0_DAT_9    = IOMUX_PAD(0x04A8, 0x0194, 1, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT9__PWM2_PWMO           = IOMUX_PAD(0x04A8, 0x0194, 2, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT9__WDOG2_WDOG_B        = IOMUX_PAD(0x04A8, 0x0194, 3, 
0x0000, 0, 0),
-       MX6_PAD_DISP0_DAT9__SDMA_DBG_EVT_CHN_2 = IOMUX_PAD(0x04A8, 0x0194, 4, 
0x0000, 0, 0),
+       MX6_PAD_DISP0_DAT9__SDMA_DEBUG_EVENT_CHANNEL_2 = IOMUX_PAD(0x04A8, 
0x0194, 4, 0x0000, 0, 0),
        MX6_PAD_DISP0_DAT9__GPIO_4_30           = IOMUX_PAD(0x04A8, 0x0194, 5, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT9__MMDC_DEBUG_14       = IOMUX_PAD(0x04A8, 0x0194, 6, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT9__PL301_PER1_HADR_20 = IOMUX_PAD(0x04A8, 0x0194, 7, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT10__IPU1_DISP0_DAT_10  = IOMUX_PAD(0x04AC, 0x0198, 0, 
0x0000, 0, PAD_CTL_DSE_120ohm),
        MX6_PAD_DISP0_DAT10__IPU2_DISP0_DAT_10  = IOMUX_PAD(0x04AC, 0x0198, 1, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT10__USDHC1_DBG_6       = IOMUX_PAD(0x04AC, 0x0198, 3, 
0x0000, 0, 0),
-       MX6_PAD_DISP0_DAT10__SDMA_DBG_EVT_CHN3 = IOMUX_PAD(0x04AC, 0x0198, 4, 
0x0000, 0, 0),
+       MX6_PAD_DISP0_DAT10__SDMA_DEBUG_EVENT_CHANNEL_3 = IOMUX_PAD(0x04AC, 
0x0198, 4, 0x0000, 0, 0),
        MX6_PAD_DISP0_DAT10__GPIO_4_31          = IOMUX_PAD(0x04AC, 0x0198, 5, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT10__MMDC_DEBUG_15      = IOMUX_PAD(0x04AC, 0x0198, 6, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT10__PL301_PER1_HADR21 = IOMUX_PAD(0x04AC, 0x0198, 7, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT11__IPU1_DISP0_DAT_11  = IOMUX_PAD(0x04B0, 0x019C, 0, 
0x0000, 0, PAD_CTL_DSE_120ohm),
        MX6_PAD_DISP0_DAT11__IPU2_DISP0_DAT_11  = IOMUX_PAD(0x04B0, 0x019C, 1, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT11__USDHC1_USDHC_DBG7 = IOMUX_PAD(0x04B0, 0x019C, 3, 
0x0000, 0, 0),
-       MX6_PAD_DISP0_DAT11__SDMA_DBG_EVT_CHN4 = IOMUX_PAD(0x04B0, 0x019C, 4, 
0x0000, 0, 0),
+       MX6_PAD_DISP0_DAT11__SDMA_DEBUG_EVENT_CHANNEL_4 = IOMUX_PAD(0x04B0, 
0x019C, 4, 0x0000, 0, 0),
        MX6_PAD_DISP0_DAT11__GPIO_5_5           = IOMUX_PAD(0x04B0, 0x019C, 5, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT11__MMDC_DEBUG_16      = IOMUX_PAD(0x04B0, 0x019C, 6, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT11__PL301_PER1_HADR22 = IOMUX_PAD(0x04B0, 0x019C, 7, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT12__IPU1_DISP0_DAT_12  = IOMUX_PAD(0x04B4, 0x01A0, 0, 
0x0000, 0, PAD_CTL_DSE_120ohm),
        MX6_PAD_DISP0_DAT12__IPU2_DISP0_DAT_12  = IOMUX_PAD(0x04B4, 0x01A0, 1, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT12__RESERVED_RESERVED  = IOMUX_PAD(0x04B4, 0x01A0, 3, 
0x0000, 0, 0),
-       MX6_PAD_DISP0_DAT12__SDMA_DBG_EVT_CHN5 = IOMUX_PAD(0x04B4, 0x01A0, 4, 
0x0000, 0, 0),
+       MX6_PAD_DISP0_DAT12__SDMA_DEBUG_EVENT_CHANNEL_5 = IOMUX_PAD(0x04B4, 
0x01A0, 4, 0x0000, 0, 0),
        MX6_PAD_DISP0_DAT12__GPIO_5_6           = IOMUX_PAD(0x04B4, 0x01A0, 5, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT12__MMDC_DEBUG_17      = IOMUX_PAD(0x04B4, 0x01A0, 6, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT12__PL301_PER1_HADR23 = IOMUX_PAD(0x04B4, 0x01A0, 7, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT13__IPU1_DISP0_DAT_13  = IOMUX_PAD(0x04B8, 0x01A4, 0, 
0x0000, 0, PAD_CTL_DSE_120ohm),
        MX6_PAD_DISP0_DAT13__IPU2_DISP0_DAT_13  = IOMUX_PAD(0x04B8, 0x01A4, 1, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT13__AUDMUX_AUD5_RXFS   = IOMUX_PAD(0x04B8, 0x01A4, 3, 
0x07D8, 1, 0),
-       MX6_PAD_DISP0_DAT13__SDMA_DBG_EVT_CHN0 = IOMUX_PAD(0x04B8, 0x01A4, 4, 
0x0000, 0, 0),
+       MX6_PAD_DISP0_DAT13__SDMA_DEBUG_EVT_CHN_LINES_0 = IOMUX_PAD(0x04B8, 
0x01A4, 4, 0x0000, 0, 0),
        MX6_PAD_DISP0_DAT13__GPIO_5_7           = IOMUX_PAD(0x04B8, 0x01A4, 5, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT13__MMDC_DEBUG_18      = IOMUX_PAD(0x04B8, 0x01A4, 6, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT13__PL301_PER1_HADR24 = IOMUX_PAD(0x04B8, 0x01A4, 7, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT14__IPU1_DISP0_DAT_14  = IOMUX_PAD(0x04BC, 0x01A8, 0, 
0x0000, 0, PAD_CTL_DSE_120ohm),
        MX6_PAD_DISP0_DAT14__IPU2_DISP0_DAT_14  = IOMUX_PAD(0x04BC, 0x01A8, 1, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT14__AUDMUX_AUD5_RXC    = IOMUX_PAD(0x04BC, 0x01A8, 3, 
0x07D4, 1, 0),
-       MX6_PAD_DISP0_DAT14__SDMA_DBG_EVT_CHN1 = IOMUX_PAD(0x04BC, 0x01A8, 4, 
0x0000, 0, 0),
+       MX6_PAD_DISP0_DAT14__SDMA_DEBUG_EVT_CHN_LINES_1 = IOMUX_PAD(0x04BC, 
0x01A8, 4, 0x0000, 0, 0),
        MX6_PAD_DISP0_DAT14__GPIO_5_8           = IOMUX_PAD(0x04BC, 0x01A8, 5, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT14__MMDC_DEBUG_19      = IOMUX_PAD(0x04BC, 0x01A8, 6, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT15__IPU1_DISP0_DAT_15  = IOMUX_PAD(0x04C0, 0x01AC, 0, 
0x0000, 0, PAD_CTL_DSE_120ohm),
        MX6_PAD_DISP0_DAT15__IPU2_DISP0_DAT_15  = IOMUX_PAD(0x04C0, 0x01AC, 1, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT15__ECSPI1_SS1 = IOMUX_PAD(0x04C0, 0x01AC, 2, 0x0804, 
1, 0),
        MX6_PAD_DISP0_DAT15__ECSPI2_SS1 = IOMUX_PAD(0x04C0, 0x01AC, 3, 0x0820, 
1, 0),
-       MX6_PAD_DISP0_DAT15__SDMA_DBG_EVT_CHN2 = IOMUX_PAD(0x04C0, 0x01AC, 4, 
0x0000, 0, 0),
+       MX6_PAD_DISP0_DAT15__SDMA_DEBUG_EVT_CHN_LINES_2 = IOMUX_PAD(0x04C0, 
0x01AC, 4, 0x0000, 0, 0),
        MX6_PAD_DISP0_DAT15__GPIO_5_9           = IOMUX_PAD(0x04C0, 0x01AC, 5, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT15__MMDC_DEBUG_20      = IOMUX_PAD(0x04C0, 0x01AC, 6, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT15__PL301_PER1_HADR25 = IOMUX_PAD(0x04C0, 0x01AC, 7, 
0x0000, 0, 0),
@@ -652,7 +652,7 @@ enum {
        MX6_PAD_DISP0_DAT16__IPU2_DISP0_DAT_16  = IOMUX_PAD(0x04C4, 0x01B0, 1, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT16__ECSPI2_MOSI        = IOMUX_PAD(0x04C4, 0x01B0, 2, 
0x0818, 1, 0),
        MX6_PAD_DISP0_DAT16__AUDMUX_AUD5_TXC    = IOMUX_PAD(0x04C4, 0x01B0, 3, 
0x07DC, 0, 0),
-       MX6_PAD_DISP0_DAT16__SDMA_EXT_EVENT_0   = IOMUX_PAD(0x04C4, 0x01B0, 4, 
0x090C, 0, 0),
+       MX6_PAD_DISP0_DAT16__SDMA_SDMA_EXT_EVENT_0      = IOMUX_PAD(0x04C4, 
0x01B0, 4, 0x090C, 0, 0),
        MX6_PAD_DISP0_DAT16__GPIO_5_10          = IOMUX_PAD(0x04C4, 0x01B0, 5, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT16__MMDC_DEBUG_21      = IOMUX_PAD(0x04C4, 0x01B0, 6, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT16__PL301_PER1_HADR26 = IOMUX_PAD(0x04C4, 0x01B0, 7, 
0x0000, 0, 0),
@@ -660,7 +660,7 @@ enum {
        MX6_PAD_DISP0_DAT17__IPU2_DISP0_DAT_17  = IOMUX_PAD(0x04C8, 0x01B4, 1, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT17__ECSPI2_MISO        = IOMUX_PAD(0x04C8, 0x01B4, 2, 
0x0814, 1, 0),
        MX6_PAD_DISP0_DAT17__AUDMUX_AUD5_TXD    = IOMUX_PAD(0x04C8, 0x01B4, 3, 
0x07D0, 0, 0),
-       MX6_PAD_DISP0_DAT17__SDMA_EXT_EVENT_1   = IOMUX_PAD(0x04C8, 0x01B4, 4, 
0x0910, 0, 0),
+       MX6_PAD_DISP0_DAT17__SDMA_SDMA_EXT_EVENT_1      = IOMUX_PAD(0x04C8, 
0x01B4, 4, 0x0910, 0, 0),
        MX6_PAD_DISP0_DAT17__GPIO_5_11          = IOMUX_PAD(0x04C8, 0x01B4, 5, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT17__MMDC_DEBUG_22      = IOMUX_PAD(0x04C8, 0x01B4, 6, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT17__PL301_PER1_HADR27  = IOMUX_PAD(0x04C8, 0x01B4, 7, 
0x0000, 0, 0),
@@ -684,7 +684,7 @@ enum {
        MX6_PAD_DISP0_DAT20__IPU2_DISP0_DAT_20  = IOMUX_PAD(0x04D4, 0x01C0, 1, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT20__ECSPI1_SCLK        = IOMUX_PAD(0x04D4, 0x01C0, 2, 
0x07F4, 1, 0),
        MX6_PAD_DISP0_DAT20__AUDMUX_AUD4_TXC    = IOMUX_PAD(0x04D4, 0x01C0, 3, 
0x07C4, 0, 0),
-       MX6_PAD_DISP0_DAT20__SDMA_DBG_EVT_CHN7  = IOMUX_PAD(0x04D4, 0x01C0, 4, 
0x0000, 0, 0),
+       MX6_PAD_DISP0_DAT20__SDMA_DEBUG_EVT_CHN_LINES_7 = IOMUX_PAD(0x04D4, 
0x01C0, 4, 0x0000, 0, 0),
        MX6_PAD_DISP0_DAT20__GPIO_5_14          = IOMUX_PAD(0x04D4, 0x01C0, 5, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT20__MMDC_DEBUG_25      = IOMUX_PAD(0x04D4, 0x01C0, 6, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT20__PL301_PER1_HADR28 = IOMUX_PAD(0x04D4, 0x01C0, 7, 
0x0000, 0, 0),
@@ -692,7 +692,7 @@ enum {
        MX6_PAD_DISP0_DAT21__IPU2_DISP0_DAT_21  = IOMUX_PAD(0x04D8, 0x01C4, 1, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT21__ECSPI1_MOSI        = IOMUX_PAD(0x04D8, 0x01C4, 2, 
0x07FC, 1, 0),
        MX6_PAD_DISP0_DAT21__AUDMUX_AUD4_TXD    = IOMUX_PAD(0x04D8, 0x01C4, 3, 
0x07B8, 1, 0),
-       MX6_PAD_DISP0_DAT21__SDMA_DBG_BUS_DEV0 = IOMUX_PAD(0x04D8, 0x01C4, 4, 
0x0000, 0, 0),
+       MX6_PAD_DISP0_DAT21__SDMA_DEBUG_BUS_DEVICE_0 = IOMUX_PAD(0x04D8, 
0x01C4, 4, 0x0000, 0, 0),
        MX6_PAD_DISP0_DAT21__GPIO_5_15          = IOMUX_PAD(0x04D8, 0x01C4, 5, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT21__MMDC_DEBUG_26      = IOMUX_PAD(0x04D8, 0x01C4, 6, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT21__PL301_PER1_HADR29 = IOMUX_PAD(0x04D8, 0x01C4, 7, 
0x0000, 0, 0),
@@ -700,7 +700,7 @@ enum {
        MX6_PAD_DISP0_DAT22__IPU2_DISP0_DAT_22  = IOMUX_PAD(0x04DC, 0x01C8, 1, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT22__ECSPI1_MISO        = IOMUX_PAD(0x04DC, 0x01C8, 2, 
0x07F8, 1, 0),
        MX6_PAD_DISP0_DAT22__AUDMUX_AUD4_TXFS   = IOMUX_PAD(0x04DC, 0x01C8, 3, 
0x07C8, 1, 0),
-       MX6_PAD_DISP0_DAT22__SDMA_DBG_BUS_DEV1 = IOMUX_PAD(0x04DC, 0x01C8, 4, 
0x0000, 0, 0),
+       MX6_PAD_DISP0_DAT22__SDMA_DEBUG_BUS_DEVICE_1 = IOMUX_PAD(0x04DC, 
0x01C8, 4, 0x0000, 0, 0),
        MX6_PAD_DISP0_DAT22__GPIO_5_16          = IOMUX_PAD(0x04DC, 0x01C8, 5, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT22__MMDC_DEBUG_27      = IOMUX_PAD(0x04DC, 0x01C8, 6, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT22__PL301_PER1_HADR30 = IOMUX_PAD(0x04DC, 0x01C8, 7, 
0x0000, 0, 0),
@@ -708,21 +708,21 @@ enum {
        MX6_PAD_DISP0_DAT23__IPU2_DISP0_DAT_23  = IOMUX_PAD(0x04E0, 0x01CC, 1, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT23__ECSPI1_SS0 = IOMUX_PAD(0x04E0, 0x01CC, 2, 0x0800, 
1, 0),
        MX6_PAD_DISP0_DAT23__AUDMUX_AUD4_RXD    = IOMUX_PAD(0x04E0, 0x01CC, 3, 
0x07B4, 1, 0),
-       MX6_PAD_DISP0_DAT23__SDMA_DBG_BUS_DEV2 = IOMUX_PAD(0x04E0, 0x01CC, 4, 
0x0000, 0, 0),
+       MX6_PAD_DISP0_DAT23__SDMA_DEBUG_BUS_DEVICE_2 = IOMUX_PAD(0x04E0, 
0x01CC, 4, 0x0000, 0, 0),
        MX6_PAD_DISP0_DAT23__GPIO_5_17          = IOMUX_PAD(0x04E0, 0x01CC, 5, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT23__MMDC_DEBUG_28      = IOMUX_PAD(0x04E0, 0x01CC, 6, 
0x0000, 0, 0),
        MX6_PAD_DISP0_DAT23__PL301_PER1_HADR31  = IOMUX_PAD(0x04E0, 0x01CC, 7, 
0x0000, 0, 0),
        MX6_PAD_ENET_MDIO__RESERVED_RESERVED    = IOMUX_PAD(0x04E4, 0x01D0, 0, 
0x0000, 0, 0),
        MX6_PAD_ENET_MDIO__ENET_MDIO            = IOMUX_PAD(0x04E4, 0x01D0, 1, 
0x0840, 0, 0),
        MX6_PAD_ENET_MDIO__ESAI1_SCKR           = IOMUX_PAD(0x04E4, 0x01D0, 2, 
0x086C, 0, 0),
-       MX6_PAD_ENET_MDIO__SDMA_DEBUG_BUS_DEV3 = IOMUX_PAD(0x04E4, 0x01D0, 3, 
0x0000, 0, 0),
+       MX6_PAD_ENET_MDIO__SDMA_DEBUG_BUS_DEVICE_3 = IOMUX_PAD(0x04E4, 0x01D0, 
3, 0x0000, 0, 0),
        MX6_PAD_ENET_MDIO__ENET_1588_EVT1_OUT   = IOMUX_PAD(0x04E4, 0x01D0, 4, 
0x0000, 0, 0),
        MX6_PAD_ENET_MDIO__GPIO_1_22            = IOMUX_PAD(0x04E4, 0x01D0, 5, 
0x0000, 0, 0),
        MX6_PAD_ENET_MDIO__SPDIF_PLOCK          = IOMUX_PAD(0x04E4, 0x01D0, 6, 
0x0000, 0, 0),
        MX6_PAD_ENET_REF_CLK__RESERVED_RSRVED   = IOMUX_PAD(0x04E8, 0x01D4, 0, 
0x0000, 0, 0),
        MX6_PAD_ENET_REF_CLK__ENET_TX_CLK       = IOMUX_PAD(0x04E8, 0x01D4, 1, 
0x0000, 0, 0),
        MX6_PAD_ENET_REF_CLK__ESAI1_FSR = IOMUX_PAD(0x04E8, 0x01D4, 2, 0x085C, 
0, 0),
-       MX6_PAD_ENET_REF_CLK__SDMA_DBGBUS_DEV4 = IOMUX_PAD(0x04E8, 0x01D4, 3, 
0x0000, 0, 0),
+       MX6_PAD_ENET_REF_CLK__SDMA_DEBUG_BUS_DEVICE_4 = IOMUX_PAD(0x04E8, 
0x01D4, 3, 0x0000, 0, 0),
        MX6_PAD_ENET_REF_CLK__GPIO_1_23 = IOMUX_PAD(0x04E8, 0x01D4, 5, 0x0000, 
0, 0),
        MX6_PAD_ENET_REF_CLK__SPDIF_SRCLK       = IOMUX_PAD(0x04E8, 0x01D4, 6, 
0x0000, 0, 0),
        MX6_PAD_ENET_REF_CLK__USBPHY1_RX_SQH    = IOMUX_PAD(0x04E8, 0x01D4, 7, 
0x0000, 0, 0),
-- 
1.8.1.2

_______________________________________________
U-Boot mailing list
[email protected]
http://lists.denx.de/mailman/listinfo/u-boot

Reply via email to