It appears that a number of USBOH3 pad declarations were
abbreviated in a number of different ways. This patch
simply changes them to match the MX6DL forms.

The new forms also match the structure used in Freescale's
Linux 3.x headers.

No functional changes are introduced by this patch and
there are no current users of these declarations.

Signed-off-by: Eric Nelson <[email protected]>
---
 arch/arm/include/asm/arch-mx6/mx6q_pins.h | 92 +++++++++++++++----------------
 1 file changed, 46 insertions(+), 46 deletions(-)

diff --git a/arch/arm/include/asm/arch-mx6/mx6q_pins.h 
b/arch/arm/include/asm/arch-mx6/mx6q_pins.h
index 94df007..317e0aa 100644
--- a/arch/arm/include/asm/arch-mx6/mx6q_pins.h
+++ b/arch/arm/include/asm/arch-mx6/mx6q_pins.h
@@ -931,7 +931,7 @@ enum {
        MX6_PAD_KEY_COL2__KPP_COL_2             = IOMUX_PAD(0x05D8, 0x0208, 3, 
0x0000, 0, 0),
        MX6_PAD_KEY_COL2__ENET_MDC              = IOMUX_PAD(0x05D8, 0x0208, 4, 
0x0000, 0, 0),
        MX6_PAD_KEY_COL2__GPIO_4_10             = IOMUX_PAD(0x05D8, 0x0208, 5, 
0x0000, 0, 0),
-       MX6_PAD_KEY_COL2__USBOH3_H1_PWRCTL_WKP = IOMUX_PAD(0x05D8, 0x0208, 6, 
0x0000, 0, 0),
+       MX6_PAD_KEY_COL2__USBOH3_H1USB_PWRCTL_WAKEUP = IOMUX_PAD(0x05D8, 
0x0208, 6, 0x0000, 0, 0),
        MX6_PAD_KEY_COL2__PL301_PER1_HADDR_3   = IOMUX_PAD(0x05D8, 0x0208, 7, 
0x0000, 0, 0),
        MX6_PAD_KEY_ROW2__ECSPI1_SS2            = IOMUX_PAD(0x05DC, 0x020C, 0, 
0x0808, 1, 0),
        MX6_PAD_KEY_ROW2__ENET_TDATA_2          = IOMUX_PAD(0x05DC, 0x020C, 1, 
0x0000, 0, 0),
@@ -1044,7 +1044,7 @@ enum {
        MX6_PAD_GPIO_7__UART2_TXD_RXD           = IOMUX_PAD(0x0610, 0x0240, 4, 
0x0928, 2, 0),
        MX6_PAD_GPIO_7__GPIO_1_7                = IOMUX_PAD(0x0610, 0x0240, 5, 
0x0000, 0, 0),
        MX6_PAD_GPIO_7__SPDIF_PLOCK             = IOMUX_PAD(0x0610, 0x0240, 6, 
0x0000, 0, 0),
-       MX6_PAD_GPIO_7__USBOH3_OTGUSB_HST_MODE  = IOMUX_PAD(0x0610, 0x0240, 7, 
0x0000, 0, 0),
+       MX6_PAD_GPIO_7__USBOH3_OTGUSB_HOST_MODE = IOMUX_PAD(0x0610, 0x0240, 7, 
0x0000, 0, 0),
        MX6_PAD_GPIO_8__ESAI1_TX5_RX0           = IOMUX_PAD(0x0614, 0x0244, 0, 
0x0888, 1, 0),
        MX6_PAD_GPIO_8__ANATOP_ANATOP_32K_OUT   = IOMUX_PAD(0x0614, 0x0244, 1, 
0x0000, 0, 0),
        MX6_PAD_GPIO_8__EPIT2_EPITO             = IOMUX_PAD(0x0614, 0x0244, 2, 
0x0000, 0, 0),
@@ -1052,7 +1052,7 @@ enum {
        MX6_PAD_GPIO_8__UART2_RXD               = IOMUX_PAD(0x0614, 0x0244, 4, 
0x0928, 3, 0),
        MX6_PAD_GPIO_8__GPIO_1_8                = IOMUX_PAD(0x0614, 0x0244, 5, 
0x0000, 0, 0),
        MX6_PAD_GPIO_8__SPDIF_SRCLK             = IOMUX_PAD(0x0614, 0x0244, 6, 
0x0000, 0, 0),
-       MX6_PAD_GPIO_8__USBOH3_OTG_PWRCTL_WAK   = IOMUX_PAD(0x0614, 0x0244, 7, 
0x0000, 0, 0),
+       MX6_PAD_GPIO_8__USBOH3_OTGUSB_PWRCTL_WAKEUP     = IOMUX_PAD(0x0614, 
0x0244, 7, 0x0000, 0, 0),
        MX6_PAD_GPIO_16__ESAI1_TX3_RX2          = IOMUX_PAD(0x0618, 0x0248, 0, 
0x0880, 1, 0),
        MX6_PAD_GPIO_16__ENET_1588_EVENT2_IN    = IOMUX_PAD(0x0618, 0x0248, 1, 
0x0000, 0, 0),
        MX6_PAD_GPIO_16__ENET_ETHERNET_REF_OUT = IOMUX_PAD(0x0618, 0x0248, 2, 
0x083C, 1, 0),
@@ -1363,38 +1363,38 @@ enum {
        MX6_PAD_NANDF_CLE__RAWNAND_CLE          = IOMUX_PAD(0x06BC, 0x02D4, 0, 
0x0000, 0, 0),
        MX6_PAD_NANDF_CLE__IPU2_SISG_4          = IOMUX_PAD(0x06BC, 0x02D4, 1, 
0x0000, 0, 0),
        MX6_PAD_NANDF_CLE__PCIE_CTRL_MUX_31     = IOMUX_PAD(0x06BC, 0x02D4, 2, 
0x0000, 0, 0),
-       MX6_PAD_NANDF_CLE__USBOH3_UH3_DFD_OT11 = IOMUX_PAD(0x06BC, 0x02D4, 3, 
0x0000, 0, 0),
-       MX6_PAD_NANDF_CLE__USBOH3_UH2_DFD_OT11  = IOMUX_PAD(0x06BC, 0x02D4, 4, 
0x0000, 0, 0),
+       MX6_PAD_NANDF_CLE__USBOH3_UH3_DFD_OUT_11 = IOMUX_PAD(0x06BC, 0x02D4, 3, 
0x0000, 0, 0),
+       MX6_PAD_NANDF_CLE__USBOH3_UH2_DFD_OUT_11        = IOMUX_PAD(0x06BC, 
0x02D4, 4, 0x0000, 0, 0),
        MX6_PAD_NANDF_CLE__GPIO_6_7             = IOMUX_PAD(0x06BC, 0x02D4, 5, 
0x0000, 0, 0),
        MX6_PAD_NANDF_CLE__MIPI_CORE_DPHY_IN23 = IOMUX_PAD(0x06BC, 0x02D4, 6, 
0x0000, 0, 0),
        MX6_PAD_NANDF_CLE__TPSMP_HTRANS_0       = IOMUX_PAD(0x06BC, 0x02D4, 7, 
0x0000, 0, 0),
        MX6_PAD_NANDF_ALE__RAWNAND_ALE          = IOMUX_PAD(0x06C0, 0x02D8, 0, 
0x0000, 0, 0),
        MX6_PAD_NANDF_ALE__USDHC4_RST           = IOMUX_PAD(0x06C0, 0x02D8, 1, 
0x0000, 0, 0),
        MX6_PAD_NANDF_ALE__PCIE_CTRL_MUX_0      = IOMUX_PAD(0x06C0, 0x02D8, 2, 
0x0000, 0, 0),
-       MX6_PAD_NANDF_ALE__USBOH3_UH3_DFD_OT12  = IOMUX_PAD(0x06C0, 0x02D8, 3, 
0x0000, 0, 0),
-       MX6_PAD_NANDF_ALE__USBOH3_UH2_DFD_OT12  = IOMUX_PAD(0x06C0, 0x02D8, 4, 
0x0000, 0, 0),
+       MX6_PAD_NANDF_ALE__USBOH3_UH3_DFD_OUT_12        = IOMUX_PAD(0x06C0, 
0x02D8, 3, 0x0000, 0, 0),
+       MX6_PAD_NANDF_ALE__USBOH3_UH2_DFD_OUT_12        = IOMUX_PAD(0x06C0, 
0x02D8, 4, 0x0000, 0, 0),
        MX6_PAD_NANDF_ALE__GPIO_6_8             = IOMUX_PAD(0x06C0, 0x02D8, 5, 
0x0000, 0, 0),
        MX6_PAD_NANDF_ALE__MIPI_CR_DPHY_IN_24   = IOMUX_PAD(0x06C0, 0x02D8, 6, 
0x0000, 0, 0),
        MX6_PAD_NANDF_ALE__TPSMP_HTRANS_1       = IOMUX_PAD(0x06C0, 0x02D8, 7, 
0x0000, 0, 0),
        MX6_PAD_NANDF_WP_B__RAWNAND_RESETN      = IOMUX_PAD(0x06C4, 0x02DC, 0, 
0x0000, 0, 0),
        MX6_PAD_NANDF_WP_B__IPU2_SISG_5 = IOMUX_PAD(0x06C4, 0x02DC, 1, 0x0000, 
0, 0),
        MX6_PAD_NANDF_WP_B__PCIE_CTRL__MUX_1    = IOMUX_PAD(0x06C4, 0x02DC, 2, 
0x0000, 0, 0),
-       MX6_PAD_NANDF_WP_B__USBOH3_UH3_DFDOT13 = IOMUX_PAD(0x06C4, 0x02DC, 3, 
0x0000, 0, 0),
-       MX6_PAD_NANDF_WP_B__USBOH3_UH2_DFDOT13 = IOMUX_PAD(0x06C4, 0x02DC, 4, 
0x0000, 0, 0),
+       MX6_PAD_NANDF_WP_B__USBOH3_UH3_DFD_OUT_13 = IOMUX_PAD(0x06C4, 0x02DC, 
3, 0x0000, 0, 0),
+       MX6_PAD_NANDF_WP_B__USBOH3_UH2_DFD_OUT_13 = IOMUX_PAD(0x06C4, 0x02DC, 
4, 0x0000, 0, 0),
        MX6_PAD_NANDF_WP_B__GPIO_6_9            = IOMUX_PAD(0x06C4, 0x02DC, 5, 
0x0000, 0, 0),
        MX6_PAD_NANDF_WP_B__MIPI_CR_DPHY_OUT32  = IOMUX_PAD(0x06C4, 0x02DC, 6, 
0x0000, 0, 0),
        MX6_PAD_NANDF_WP_B__PL301_PER1_HSIZE_0 = IOMUX_PAD(0x06C4, 0x02DC, 7, 
0x0000, 0, 0),
        MX6_PAD_NANDF_RB0__RAWNAND_READY0       = IOMUX_PAD(0x06C8, 0x02E0, 0, 
0x0000, 0, 0),
        MX6_PAD_NANDF_RB0__IPU2_DI0_PIN1        = IOMUX_PAD(0x06C8, 0x02E0, 1, 
0x0000, 0, 0),
        MX6_PAD_NANDF_RB0__PCIE_CTRL_MUX_2      = IOMUX_PAD(0x06C8, 0x02E0, 2, 
0x0000, 0, 0),
-       MX6_PAD_NANDF_RB0__USBOH3_UH3_DFD_OT14 = IOMUX_PAD(0x06C8, 0x02E0, 3, 
0x0000, 0, 0),
-       MX6_PAD_NANDF_RB0__USBOH3_UH2_DFD_OT14 = IOMUX_PAD(0x06C8, 0x02E0, 4, 
0x0000, 0, 0),
+       MX6_PAD_NANDF_RB0__USBOH3_UH3_DFD_OUT_14 = IOMUX_PAD(0x06C8, 0x02E0, 3, 
0x0000, 0, 0),
+       MX6_PAD_NANDF_RB0__USBOH3_UH2_DFD_OUT_14 = IOMUX_PAD(0x06C8, 0x02E0, 4, 
0x0000, 0, 0),
        MX6_PAD_NANDF_RB0__GPIO_6_10            = IOMUX_PAD(0x06C8, 0x02E0, 5, 
0x0000, 0, 0),
        MX6_PAD_NANDF_RB0__MIPI_CR_DPHY_OUT_33  = IOMUX_PAD(0x06C8, 0x02E0, 6, 
0x0000, 0, 0),
        MX6_PAD_NANDF_RB0__PL301_PER1_HSIZE_1   = IOMUX_PAD(0x06C8, 0x02E0, 7, 
0x0000, 0, 0),
        MX6_PAD_NANDF_CS0__RAWNAND_CE0N = IOMUX_PAD(0x06CC, 0x02E4, 0, 0x0000, 
0, 0),
-       MX6_PAD_NANDF_CS0__USBOH3_UH3_DFD_OT15 = IOMUX_PAD(0x06CC, 0x02E4, 3, 
0x0000, 0, 0),
-       MX6_PAD_NANDF_CS0__USBOH3_UH2_DFD_OT15 = IOMUX_PAD(0x06CC, 0x02E4, 4, 
0x0000, 0, 0),
+       MX6_PAD_NANDF_CS0__USBOH3_UH3_DFD_OUT_15 = IOMUX_PAD(0x06CC, 0x02E4, 3, 
0x0000, 0, 0),
+       MX6_PAD_NANDF_CS0__USBOH3_UH2_DFD_OUT_15 = IOMUX_PAD(0x06CC, 0x02E4, 4, 
0x0000, 0, 0),
        MX6_PAD_NANDF_CS0__GPIO_6_11            = IOMUX_PAD(0x06CC, 0x02E4, 5, 
0x0000, 0, 0),
        MX6_PAD_NANDF_CS0__PL301_PER1_HSIZE_2   = IOMUX_PAD(0x06CC, 0x02E4, 7, 
0x0000, 0, 0),
        MX6_PAD_NANDF_CS1__RAWNAND_CE1N = IOMUX_PAD(0x06D0, 0x02E8, 0, 0x0000, 
0, 0),
@@ -1422,7 +1422,7 @@ enum {
        MX6_PAD_SD4_CMD__RAWNAND_RDN            = IOMUX_PAD(0x06DC, 0x02F4, 1, 
0x0000, 0, 0),
        MX6_PAD_SD4_CMD__UART3_TXD              = IOMUX_PAD(0x06DC, 0x02F4, 2, 
0x0000, 0, 0),
        MX6_PAD_SD4_CMD__UART3_TXD_RXD          = IOMUX_PAD(0x06DC, 0x02F4, 2, 
0x0930, 2, 0),
-       MX6_PAD_SD4_CMD__PCIE_CTRL_MUX_5        = IOMUX_PAD(0x06DC, 0x02F4, 4, 
0x0000, 0, 0),
+       MX6_PAD_SD4_CMD__PCIE_CTRL_DIAG_STATUS_BUS_MUX_5        = 
IOMUX_PAD(0x06DC, 0x02F4, 4, 0x0000, 0, 0),
        MX6_PAD_SD4_CMD__GPIO_7_9               = IOMUX_PAD(0x06DC, 0x02F4, 5, 
0x0000, 0, 0),
        MX6_PAD_SD4_CMD__TPSMP_HDATA_DIR        = IOMUX_PAD(0x06DC, 0x02F4, 7, 
0x0000, 0, 0),
        MX6_PAD_SD4_CLK__USDHC4_CLK             = IOMUX_PAD(0x06E0, 0x02F8, 0, 
0x0000, 0, 0),
@@ -1433,103 +1433,103 @@ enum {
        MX6_PAD_NANDF_D0__RAWNAND_D0            = IOMUX_PAD(0x06E4, 0x02FC, 0, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D0__USDHC1_DAT4           = IOMUX_PAD(0x06E4, 0x02FC, 1, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D0__GPU3D_GPU_DBG_OUT_0   = IOMUX_PAD(0x06E4, 0x02FC, 2, 
0x0000, 0, 0),
-       MX6_PAD_NANDF_D0__USBOH3_UH2_DFD_OUT16  = IOMUX_PAD(0x06E4, 0x02FC, 3, 
0x0000, 0, 0),
-       MX6_PAD_NANDF_D0__USBOH3_UH3_DFD_OUT16  = IOMUX_PAD(0x06E4, 0x02FC, 4, 
0x0000, 0, 0),
+       MX6_PAD_NANDF_D0__USBOH3_UH2_DFD_OUT_16 = IOMUX_PAD(0x06E4, 0x02FC, 3, 
0x0000, 0, 0),
+       MX6_PAD_NANDF_D0__USBOH3_UH3_DFD_OUT_16 = IOMUX_PAD(0x06E4, 0x02FC, 4, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D0__GPIO_2_0              = IOMUX_PAD(0x06E4, 0x02FC, 5, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D0__IPU1_IPU_DIAG_BUS_0   = IOMUX_PAD(0x06E4, 0x02FC, 6, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D0__IPU2_IPU_DIAG_BUS_0   = IOMUX_PAD(0x06E4, 0x02FC, 7, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D1__RAWNAND_D1            = IOMUX_PAD(0x06E8, 0x0300, 0, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D1__USDHC1_DAT5           = IOMUX_PAD(0x06E8, 0x0300, 1, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D1__GPU3D_GPU_DEBUG_OUT1  = IOMUX_PAD(0x06E8, 0x0300, 2, 
0x0000, 0, 0),
-       MX6_PAD_NANDF_D1__USBOH3_UH2_DFD_OUT17  = IOMUX_PAD(0x06E8, 0x0300, 3, 
0x0000, 0, 0),
-       MX6_PAD_NANDF_D1__USBOH3_UH3_DFD_OUT17  = IOMUX_PAD(0x06E8, 0x0300, 4, 
0x0000, 0, 0),
+       MX6_PAD_NANDF_D1__USBOH3_UH2_DFD_OUT_17 = IOMUX_PAD(0x06E8, 0x0300, 3, 
0x0000, 0, 0),
+       MX6_PAD_NANDF_D1__USBOH3_UH3_DFD_OUT_17 = IOMUX_PAD(0x06E8, 0x0300, 4, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D1__GPIO_2_1              = IOMUX_PAD(0x06E8, 0x0300, 5, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D1__IPU1_IPU_DIAG_BUS_1   = IOMUX_PAD(0x06E8, 0x0300, 6, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D1__IPU2_IPU_DIAG_BUS_1   = IOMUX_PAD(0x06E8, 0x0300, 7, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D2__RAWNAND_D2            = IOMUX_PAD(0x06EC, 0x0304, 0, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D2__USDHC1_DAT6           = IOMUX_PAD(0x06EC, 0x0304, 1, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D2__GPU3D_GPU_DBG_OUT_2   = IOMUX_PAD(0x06EC, 0x0304, 2, 
0x0000, 0, 0),
-       MX6_PAD_NANDF_D2__USBOH3_UH2_DFD_OUT18  = IOMUX_PAD(0x06EC, 0x0304, 3, 
0x0000, 0, 0),
-       MX6_PAD_NANDF_D2__USBOH3_UH3_DFD_OUT18  = IOMUX_PAD(0x06EC, 0x0304, 4, 
0x0000, 0, 0),
+       MX6_PAD_NANDF_D2__USBOH3_UH2_DFD_OUT_18 = IOMUX_PAD(0x06EC, 0x0304, 3, 
0x0000, 0, 0),
+       MX6_PAD_NANDF_D2__USBOH3_UH3_DFD_OUT_18 = IOMUX_PAD(0x06EC, 0x0304, 4, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D2__GPIO_2_2              = IOMUX_PAD(0x06EC, 0x0304, 5, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D2__IPU1_IPU_DIAG_BUS_2   = IOMUX_PAD(0x06EC, 0x0304, 6, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D2__IPU2_IPU_DIAG_BUS_2   = IOMUX_PAD(0x06EC, 0x0304, 7, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D3__RAWNAND_D3            = IOMUX_PAD(0x06F0, 0x0308, 0, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D3__USDHC1_DAT7           = IOMUX_PAD(0x06F0, 0x0308, 1, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D3__GPU3D_GPU_DBG_OUT_3   = IOMUX_PAD(0x06F0, 0x0308, 2, 
0x0000, 0, 0),
-       MX6_PAD_NANDF_D3__USBOH3_UH2_DFD_OUT19  = IOMUX_PAD(0x06F0, 0x0308, 3, 
0x0000, 0, 0),
-       MX6_PAD_NANDF_D3__USBOH3_UH3_DFD_OUT19  = IOMUX_PAD(0x06F0, 0x0308, 4, 
0x0000, 0, 0),
+       MX6_PAD_NANDF_D3__USBOH3_UH2_DFD_OUT_19 = IOMUX_PAD(0x06F0, 0x0308, 3, 
0x0000, 0, 0),
+       MX6_PAD_NANDF_D3__USBOH3_UH3_DFD_OUT_19 = IOMUX_PAD(0x06F0, 0x0308, 4, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D3__GPIO_2_3              = IOMUX_PAD(0x06F0, 0x0308, 5, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D3__IPU1_IPU_DIAG_BUS_3   = IOMUX_PAD(0x06F0, 0x0308, 6, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D3__IPU2_IPU_DIAG_BUS_3   = IOMUX_PAD(0x06F0, 0x0308, 7, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D4__RAWNAND_D4            = IOMUX_PAD(0x06F4, 0x030C, 0, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D4__USDHC2_DAT4           = IOMUX_PAD(0x06F4, 0x030C, 1, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D4__GPU3D_GPU_DBG_OUT_4   = IOMUX_PAD(0x06F4, 0x030C, 2, 
0x0000, 0, 0),
-       MX6_PAD_NANDF_D4__USBOH3_UH2_DFD_OUT20  = IOMUX_PAD(0x06F4, 0x030C, 3, 
0x0000, 0, 0),
-       MX6_PAD_NANDF_D4__USBOH3_UH3_DFD_OUT20  = IOMUX_PAD(0x06F4, 0x030C, 4, 
0x0000, 0, 0),
+       MX6_PAD_NANDF_D4__USBOH3_UH2_DFD_OUT_20 = IOMUX_PAD(0x06F4, 0x030C, 3, 
0x0000, 0, 0),
+       MX6_PAD_NANDF_D4__USBOH3_UH3_DFD_OUT_20 = IOMUX_PAD(0x06F4, 0x030C, 4, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D4__GPIO_2_4              = IOMUX_PAD(0x06F4, 0x030C, 5, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D4__IPU1_IPU_DIAG_BUS_4   = IOMUX_PAD(0x06F4, 0x030C, 6, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D4__IPU2_IPU_DIAG_BUS_4   = IOMUX_PAD(0x06F4, 0x030C, 7, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D5__RAWNAND_D5            = IOMUX_PAD(0x06F8, 0x0310, 0, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D5__USDHC2_DAT5           = IOMUX_PAD(0x06F8, 0x0310, 1, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D5__GPU3D_GPU_DBG_OUT_5   = IOMUX_PAD(0x06F8, 0x0310, 2, 
0x0000, 0, 0),
-       MX6_PAD_NANDF_D5__USBOH3_UH2_DFD_OUT21  = IOMUX_PAD(0x06F8, 0x0310, 3, 
0x0000, 0, 0),
-       MX6_PAD_NANDF_D5__USBOH3_UH3_DFD_OUT21  = IOMUX_PAD(0x06F8, 0x0310, 4, 
0x0000, 0, 0),
+       MX6_PAD_NANDF_D5__USBOH3_UH2_DFD_OUT_21 = IOMUX_PAD(0x06F8, 0x0310, 3, 
0x0000, 0, 0),
+       MX6_PAD_NANDF_D5__USBOH3_UH3_DFD_OUT_21 = IOMUX_PAD(0x06F8, 0x0310, 4, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D5__GPIO_2_5              = IOMUX_PAD(0x06F8, 0x0310, 5, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D5__IPU1_IPU_DIAG_BUS_5   = IOMUX_PAD(0x06F8, 0x0310, 6, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D5__IPU2_IPU_DIAG_BUS_5   = IOMUX_PAD(0x06F8, 0x0310, 7, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D6__RAWNAND_D6            = IOMUX_PAD(0x06FC, 0x0314, 0, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D6__USDHC2_DAT6           = IOMUX_PAD(0x06FC, 0x0314, 1, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D6__GPU3D_GPU_DBG_OUT_6   = IOMUX_PAD(0x06FC, 0x0314, 2, 
0x0000, 0, 0),
-       MX6_PAD_NANDF_D6__USBOH3_UH2_DFD_OUT22  = IOMUX_PAD(0x06FC, 0x0314, 3, 
0x0000, 0, 0),
-       MX6_PAD_NANDF_D6__USBOH3_UH3_DFD_OUT22  = IOMUX_PAD(0x06FC, 0x0314, 4, 
0x0000, 0, 0),
+       MX6_PAD_NANDF_D6__USBOH3_UH2_DFD_OUT_22 = IOMUX_PAD(0x06FC, 0x0314, 3, 
0x0000, 0, 0),
+       MX6_PAD_NANDF_D6__USBOH3_UH3_DFD_OUT_22 = IOMUX_PAD(0x06FC, 0x0314, 4, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D6__GPIO_2_6              = IOMUX_PAD(0x06FC, 0x0314, 5, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D6__IPU1_IPU_DIAG_BUS_6   = IOMUX_PAD(0x06FC, 0x0314, 6, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D6__IPU2_IPU_DIAG_BUS_6   = IOMUX_PAD(0x06FC, 0x0314, 7, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D7__RAWNAND_D7            = IOMUX_PAD(0x0700, 0x0318, 0, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D7__USDHC2_DAT7           = IOMUX_PAD(0x0700, 0x0318, 1, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D7__GPU3D_GPU_DBG_OUT_7   = IOMUX_PAD(0x0700, 0x0318, 2, 
0x0000, 0, 0),
-       MX6_PAD_NANDF_D7__USBOH3_UH2_DFD_OUT23  = IOMUX_PAD(0x0700, 0x0318, 3, 
0x0000, 0, 0),
-       MX6_PAD_NANDF_D7__USBOH3_UH3_DFD_OUT23  = IOMUX_PAD(0x0700, 0x0318, 4, 
0x0000, 0, 0),
+       MX6_PAD_NANDF_D7__USBOH3_UH2_DFD_OUT_23 = IOMUX_PAD(0x0700, 0x0318, 3, 
0x0000, 0, 0),
+       MX6_PAD_NANDF_D7__USBOH3_UH3_DFD_OUT_23 = IOMUX_PAD(0x0700, 0x0318, 4, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D7__GPIO_2_7              = IOMUX_PAD(0x0700, 0x0318, 5, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D7__IPU1_IPU_DIAG_BUS_7   = IOMUX_PAD(0x0700, 0x0318, 6, 
0x0000, 0, 0),
        MX6_PAD_NANDF_D7__IPU2_IPU_DIAG_BUS_7   = IOMUX_PAD(0x0700, 0x0318, 7, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT0__RAWNAND_D8            = IOMUX_PAD(0x0704, 0x031C, 0, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT0__USDHC4_DAT0           = IOMUX_PAD(0x0704, 0x031C, 1, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT0__RAWNAND_DQS           = IOMUX_PAD(0x0704, 0x031C, 2, 
0x0000, 0, 0),
-       MX6_PAD_SD4_DAT0__USBOH3_UH2_DFD_OUT24  = IOMUX_PAD(0x0704, 0x031C, 3, 
0x0000, 0, 0),
-       MX6_PAD_SD4_DAT0__USBOH3_UH3_DFD_OUT24  = IOMUX_PAD(0x0704, 0x031C, 4, 
0x0000, 0, 0),
+       MX6_PAD_SD4_DAT0__USBOH3_UH2_DFD_OUT_24 = IOMUX_PAD(0x0704, 0x031C, 3, 
0x0000, 0, 0),
+       MX6_PAD_SD4_DAT0__USBOH3_UH3_DFD_OUT_24 = IOMUX_PAD(0x0704, 0x031C, 4, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT0__GPIO_2_8              = IOMUX_PAD(0x0704, 0x031C, 5, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT0__IPU1_IPU_DIAG_BUS_8   = IOMUX_PAD(0x0704, 0x031C, 6, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT0__IPU2_IPU_DIAG_BUS_8   = IOMUX_PAD(0x0704, 0x031C, 7, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT1__RAWNAND_D9            = IOMUX_PAD(0x0708, 0x0320, 0, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT1__USDHC4_DAT1           = IOMUX_PAD(0x0708, 0x0320, 1, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT1__PWM3_PWMO             = IOMUX_PAD(0x0708, 0x0320, 2, 
0x0000, 0, 0),
-       MX6_PAD_SD4_DAT1__USBOH3_UH2_DFD_OUT25  = IOMUX_PAD(0x0708, 0x0320, 3, 
0x0000, 0, 0),
-       MX6_PAD_SD4_DAT1__USBOH3_UH3_DFD_OUT25  = IOMUX_PAD(0x0708, 0x0320, 4, 
0x0000, 0, 0),
+       MX6_PAD_SD4_DAT1__USBOH3_UH2_DFD_OUT_25 = IOMUX_PAD(0x0708, 0x0320, 3, 
0x0000, 0, 0),
+       MX6_PAD_SD4_DAT1__USBOH3_UH3_DFD_OUT_25 = IOMUX_PAD(0x0708, 0x0320, 4, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT1__GPIO_2_9              = IOMUX_PAD(0x0708, 0x0320, 5, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT1__IPU1_IPU_DIAG_BUS_9   = IOMUX_PAD(0x0708, 0x0320, 6, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT1__IPU2_IPU_DIAG_BUS_9   = IOMUX_PAD(0x0708, 0x0320, 7, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT2__RAWNAND_D10           = IOMUX_PAD(0x070C, 0x0324, 0, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT2__USDHC4_DAT2           = IOMUX_PAD(0x070C, 0x0324, 1, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT2__PWM4_PWMO             = IOMUX_PAD(0x070C, 0x0324, 2, 
0x0000, 0, 0),
-       MX6_PAD_SD4_DAT2__USBOH3_UH2_DFD_OUT26  = IOMUX_PAD(0x070C, 0x0324, 3, 
0x0000, 0, 0),
-       MX6_PAD_SD4_DAT2__USBOH3_UH3_DFD_OUT26  = IOMUX_PAD(0x070C, 0x0324, 4, 
0x0000, 0, 0),
+       MX6_PAD_SD4_DAT2__USBOH3_UH2_DFD_OUT_26 = IOMUX_PAD(0x070C, 0x0324, 3, 
0x0000, 0, 0),
+       MX6_PAD_SD4_DAT2__USBOH3_UH3_DFD_OUT_26 = IOMUX_PAD(0x070C, 0x0324, 4, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT2__GPIO_2_10             = IOMUX_PAD(0x070C, 0x0324, 5, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT2__IPU1_IPU_DIAG_BUS_10  = IOMUX_PAD(0x070C, 0x0324, 6, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT2__IPU2_IPU_DIAG_BUS_10  = IOMUX_PAD(0x070C, 0x0324, 7, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT3__RAWNAND_D11           = IOMUX_PAD(0x0710, 0x0328, 0, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT3__USDHC4_DAT3           = IOMUX_PAD(0x0710, 0x0328, 1, 
0x0000, 0, 0),
-       MX6_PAD_SD4_DAT3__USBOH3_UH2_DFD_OUT27  = IOMUX_PAD(0x0710, 0x0328, 3, 
0x0000, 0, 0),
-       MX6_PAD_SD4_DAT3__USBOH3_UH3_DFD_OUT27  = IOMUX_PAD(0x0710, 0x0328, 4, 
0x0000, 0, 0),
+       MX6_PAD_SD4_DAT3__USBOH3_UH2_DFD_OUT_27 = IOMUX_PAD(0x0710, 0x0328, 3, 
0x0000, 0, 0),
+       MX6_PAD_SD4_DAT3__USBOH3_UH3_DFD_OUT_27 = IOMUX_PAD(0x0710, 0x0328, 4, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT3__GPIO_2_11             = IOMUX_PAD(0x0710, 0x0328, 5, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT3__IPU1_IPU_DIAG_BUS_11  = IOMUX_PAD(0x0710, 0x0328, 6, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT3__IPU2_IPU_DIAG_BUS_11  = IOMUX_PAD(0x0710, 0x0328, 7, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT4__RAWNAND_D12           = IOMUX_PAD(0x0714, 0x032C, 0, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT4__USDHC4_DAT4           = IOMUX_PAD(0x0714, 0x032C, 1, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT4__UART2_RXD             = IOMUX_PAD(0x0714, 0x032C, 2, 
0x0928, 6, 0),
-       MX6_PAD_SD4_DAT4__USBOH3_UH2_DFD_OUT28  = IOMUX_PAD(0x0714, 0x032C, 3, 
0x0000, 0, 0),
-       MX6_PAD_SD4_DAT4__USBOH3_UH3_DFD_OUT28  = IOMUX_PAD(0x0714, 0x032C, 4, 
0x0000, 0, 0),
+       MX6_PAD_SD4_DAT4__USBOH3_UH2_DFD_OUT_28 = IOMUX_PAD(0x0714, 0x032C, 3, 
0x0000, 0, 0),
+       MX6_PAD_SD4_DAT4__USBOH3_UH3_DFD_OUT_28 = IOMUX_PAD(0x0714, 0x032C, 4, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT4__GPIO_2_12             = IOMUX_PAD(0x0714, 0x032C, 5, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT4__IPU1_IPU_DIAG_BUS_12  = IOMUX_PAD(0x0714, 0x032C, 6, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT4__IPU2_IPU_DIAG_BUS_12  = IOMUX_PAD(0x0714, 0x032C, 7, 
0x0000, 0, 0),
@@ -1537,16 +1537,16 @@ enum {
        MX6_PAD_SD4_DAT5__USDHC4_DAT5           = IOMUX_PAD(0x0718, 0x0330, 1, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT5__UART2_CTS             = IOMUX_PAD(0x0718, 0x0330, 2, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT5__UART2_RTS             = IOMUX_PAD(0x0718, 0x0330, 2, 
0x0924, 4, 0),
-       MX6_PAD_SD4_DAT5__USBOH3_UH2_DFD_OUT29  = IOMUX_PAD(0x0718, 0x0330, 3, 
0x0000, 0, 0),
-       MX6_PAD_SD4_DAT5__USBOH3_UH3_DFD_OUT29  = IOMUX_PAD(0x0718, 0x0330, 4, 
0x0000, 0, 0),
+       MX6_PAD_SD4_DAT5__USBOH3_UH2_DFD_OUT_29 = IOMUX_PAD(0x0718, 0x0330, 3, 
0x0000, 0, 0),
+       MX6_PAD_SD4_DAT5__USBOH3_UH3_DFD_OUT_29 = IOMUX_PAD(0x0718, 0x0330, 4, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT5__GPIO_2_13             = IOMUX_PAD(0x0718, 0x0330, 5, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT5__IPU1_IPU_DIAG_BUS_13  = IOMUX_PAD(0x0718, 0x0330, 6, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT5__IPU2_IPU_DIAG_BUS_13  = IOMUX_PAD(0x0718, 0x0330, 7, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT6__RAWNAND_D14           = IOMUX_PAD(0x071C, 0x0334, 0, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT6__USDHC4_DAT6           = IOMUX_PAD(0x071C, 0x0334, 1, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT6__UART2_CTS             = IOMUX_PAD(0x071C, 0x0334, 2, 
0x0924, 5, 0),
-       MX6_PAD_SD4_DAT6__USBOH3_UH2_DFD_OUT30  = IOMUX_PAD(0x071C, 0x0334, 3, 
0x0000, 0, 0),
-       MX6_PAD_SD4_DAT6__USBOH3_UH3_DFD_OUT30  = IOMUX_PAD(0x071C, 0x0334, 4, 
0x0000, 0, 0),
+       MX6_PAD_SD4_DAT6__USBOH3_UH2_DFD_OUT_30 = IOMUX_PAD(0x071C, 0x0334, 3, 
0x0000, 0, 0),
+       MX6_PAD_SD4_DAT6__USBOH3_UH3_DFD_OUT_30 = IOMUX_PAD(0x071C, 0x0334, 4, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT6__GPIO_2_14             = IOMUX_PAD(0x071C, 0x0334, 5, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT6__IPU1_IPU_DIAG_BUS_14  = IOMUX_PAD(0x071C, 0x0334, 6, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT6__IPU2_IPU_DIAG_BUS_14  = IOMUX_PAD(0x071C, 0x0334, 7, 
0x0000, 0, 0),
@@ -1554,8 +1554,8 @@ enum {
        MX6_PAD_SD4_DAT7__USDHC4_DAT7           = IOMUX_PAD(0x0720, 0x0338, 1, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT7__UART2_TXD             = IOMUX_PAD(0x0720, 0x0338, 2, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT7__UART2_TXD_RXD = IOMUX_PAD(0x0720, 0x0338, 2, 0x0928, 
7, 0),
-       MX6_PAD_SD4_DAT7__USBOH3_UH2_DFD_OUT31 = IOMUX_PAD(0x0720, 0x0338, 3, 
0x0000, 0, 0),
-       MX6_PAD_SD4_DAT7__USBOH3_UH3_DFD_OUT31 = IOMUX_PAD(0x0720, 0x0338, 4, 
0x0000, 0, 0),
+       MX6_PAD_SD4_DAT7__USBOH3_UH2_DFD_OUT_31 = IOMUX_PAD(0x0720, 0x0338, 3, 
0x0000, 0, 0),
+       MX6_PAD_SD4_DAT7__USBOH3_UH3_DFD_OUT_31 = IOMUX_PAD(0x0720, 0x0338, 4, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT7__GPIO_2_15             = IOMUX_PAD(0x0720, 0x0338, 5, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT7__IPU1_IPU_DIAG_BUS_15  = IOMUX_PAD(0x0720, 0x0338, 6, 
0x0000, 0, 0),
        MX6_PAD_SD4_DAT7__IPU2_IPU_DIAG_BUS_15  = IOMUX_PAD(0x0720, 0x0338, 7, 
0x0000, 0, 0),
-- 
1.8.1.2

_______________________________________________
U-Boot mailing list
[email protected]
http://lists.denx.de/mailman/listinfo/u-boot

Reply via email to