On Mon, Sep 10, 2018 at 10:09 PM, Christoph Hellwig <h...@infradead.org> wrote: > On Mon, Sep 10, 2018 at 10:05:42PM +0530, Anup Patel wrote: >> I am quite sure RISC-V spec does not restrict the use of other >> local interrupts. Different CPU implementations can have their >> own local interrupts. > > Please take a look at sections 3.1.14 and 4.1.1 of the RISC-V privileged > spec 1.10.
RISC-V priv spec 1.10 defines the 9 bits in MIE and MIP registers and other bits are reserved. The unused bits in MIP are WIRI (reserved write ignored and read ignored) and unused bits in MIE are WPRI (reserved write preserve values and read ignored). The RISC-V priv spec 1.10 does not tell that unused reserved bits in MIE/MIP cannot be used for: 1. CPU implementation specific local interrupts 2. Per-CPU device interrupts. The RISC-V priv spec 1.10 tries to only describe MIE/MIP bits which are mandatory on any RISC-V 1.10 compliant CPU but it possible to used other reserved bits for implementation specific local interrupts. Regards, Anup