-----------------------------------------------------------
This is an automatically generated e-mail. To reply, visit:
http://reviews.gem5.org/r/910/#review2004
-----------------------------------------------------------

Ship it!


Ship It!

- Gabe Black


On Jan. 27, 2012, 6:36 a.m., Geoffrey Blake wrote:
> 
> -----------------------------------------------------------
> This is an automatically generated e-mail. To reply, visit:
> http://reviews.gem5.org/r/910/
> -----------------------------------------------------------
> 
> (Updated Jan. 27, 2012, 6:36 a.m.)
> 
> 
> Review request for Default, Ali Saidi, Gabe Black, Steve Reinhardt, and 
> Nathan Binkert.
> 
> 
> Description
> -------
> 
> CheckerCPU: Re-factor CheckerCPU to be compatible with current gem5
> 
> Brings the CheckerCPU back to a functioning state allowing FS and SE mode
> checking of the O3CPU. These changes have only been tested with the
> ARM ISA.  Other ISAs will potentially require modification.
> 
> 
> Diffs
> -----
> 
>   src/arch/arm/isa.cc 78b08f92c290 
>   src/arch/arm/isa/insts/m5ops.isa 78b08f92c290 
>   src/arch/arm/isa/insts/misc.isa 78b08f92c290 
>   src/arch/arm/table_walker.hh 78b08f92c290 
>   src/arch/arm/table_walker.cc 78b08f92c290 
>   src/arch/arm/tlb.hh 78b08f92c290 
>   src/arch/arm/tlb.cc 78b08f92c290 
>   src/arch/arm/utility.cc 78b08f92c290 
>   src/cpu/BaseCPU.py 78b08f92c290 
>   src/cpu/CheckerCPU.py 78b08f92c290 
>   src/cpu/DummyChecker.py PRE-CREATION 
>   src/cpu/SConscript 78b08f92c290 
>   src/cpu/base.cc 78b08f92c290 
>   src/cpu/base_dyn_inst.hh 78b08f92c290 
>   src/cpu/base_dyn_inst_impl.hh 78b08f92c290 
>   src/cpu/checker/cpu.hh 78b08f92c290 
>   src/cpu/checker/cpu.cc 78b08f92c290 
>   src/cpu/checker/cpu_impl.hh 78b08f92c290 
>   src/cpu/checker/thread_context.hh 78b08f92c290 
>   src/cpu/dummy_checker_builder.cc PRE-CREATION 
>   src/cpu/o3/O3CPU.py 78b08f92c290 
>   src/cpu/o3/O3Checker.py 78b08f92c290 
>   src/cpu/o3/checker_builder.cc 78b08f92c290 
>   src/cpu/o3/commit_impl.hh 78b08f92c290 
>   src/cpu/o3/cpu.hh 78b08f92c290 
>   src/cpu/o3/cpu.cc 78b08f92c290 
>   src/cpu/o3/dyn_inst_impl.hh 78b08f92c290 
>   src/cpu/o3/fetch_impl.hh 78b08f92c290 
>   src/cpu/o3/iew_impl.hh 78b08f92c290 
>   src/cpu/o3/lsq_unit_impl.hh 78b08f92c290 
>   src/cpu/o3/thread_context.hh 78b08f92c290 
>   src/cpu/o3/thread_context_impl.hh 78b08f92c290 
>   src/cpu/simple/BaseSimpleCPU.py 78b08f92c290 
>   src/cpu/simple/base.hh 78b08f92c290 
>   src/cpu/simple/base.cc 78b08f92c290 
>   src/cpu/simple_thread.hh 78b08f92c290 
>   src/cpu/thread_context.hh 78b08f92c290 
>   src/mem/bus.cc 78b08f92c290 
> 
> Diff: http://reviews.gem5.org/r/910/diff/diff
> 
> 
> Testing
> -------
> 
> Successfully runs gzip in SE mode.  Successfully boots linux kernel in FS 
> mode.  Works with checkpoints and fast-forwarding. Testing with buggy O3CPUs 
> to test checker's capabilities.
> 
> 
> Thanks,
> 
> Geoffrey Blake
> 
>

_______________________________________________
gem5-dev mailing list
[email protected]
http://m5sim.org/mailman/listinfo/gem5-dev

Reply via email to